# **MPQ6531**



5V to 60V, Three-Phase Brushless DC Motor Pre-Driver AEC-Q100 Qualified

### DESCRIPTION

The MPQ6531 is a gate driver IC designed for three-phase brushless DC motor driver applications. It is capable of driving three half-bridges consisting of six N-channel power MOSFETs up to 60V.

The MPQ6531 integrates a regulated charge pump to generate gate drive power, and uses a bootstrap capacitor to generate a supply voltage for the high-side MOSFET driver. An internal trickle-charge circuit maintains a sufficient high-side gate driver voltage at 100% duty cycle.

Internal safety features include programmable short-circuit protection, over-current protection, adjustable dead-time control, under-voltage lockout, and thermal shutdown.

The MPQ6531 is available in a 4mmx5mm QFN-28 package with an exposed thermal pad.

## **FEATURES**

- Wide 5V to 60V Input Voltage Range
- Charge Pump Gate Drive Supply
- Bootstrap High-Side Driver with Trickle-Charge Circuit Supports 100% Duty Cycle Operation
- Low-Power Sleep Mode
- Programmable Short-Circuit Protection
- Over-Current Protection
- Adjustable Dead-Time Control to Prevent Shoot-Through
- Thermal Shutdown and UVLO Protection
- Fault Indication Output
- Thermally Enhanced Surface-Mounted Package
- Available in AEC-Q100 Grade 1

#### **APPLICATIONS**

- Three-Phase Brushless DC Motors
- Permanent Magnet Synchronous Motors
- Automotive Actuators, Pumps, and Fans

All MPS parts are lead-free, halogen-free, and adhere to the RoHS directive. For MPS green status, please visit the MPS website under Quality Assurance. "MPS", the MPS logo, and "Simple, Easy Solutions" are registered trademarks of Monolithic Power Systems, Inc. or its subsidiaries.

## TYPICAL APPLICATION



© 2021 MPS. All Rights Reserved.



## **ORDERING INFORMATION**

| Part Number       | Package            | Top Marking |
|-------------------|--------------------|-------------|
| MPQ6531GV-AEC1*   | QFN-28 (4mm x 5mm) | See Below   |
| MPQ6531GVE-AEC1** | QFN-28 (4mm x 5mm) | See Below   |

<sup>\*</sup> For Tape & Reel, add suffix –Z (e.g. MPQ6531GV-AEC1–Z).

## TOP MARKING (MPQ6531GV-AEC1)

MPSYWW

MP6531

LLLLLL

MP6531: Product code of MPQ6531GV-AEC1

MPS: MPS prefix Y: Year code WW: Week code LLLLLL: Lot number

# **TOP MARKING (MPQ6531GVE-AEC1)**

<u>MPSYWW</u>

MP6531

LLLLLL

Е

MPS: MPS prefix Y: Year code WW: Week code MP6531: Part number LLLLL: Lot number E: Wettable flank

<sup>\*\*</sup> For Tape & Reel, add suffix -Z (e.g. MPQ6531GVE-AEC1-Z).



# **PACKAGE REFERENCE**





## **PIN FUNCTIONS**

| Pin # | Name   | Description                                                                                                                                                                    |  |  |
|-------|--------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| 1     | VIN    | <b>Input supply voltage.</b> Bypass VIN to ground with a ceramic capacitor. Additional bulk capacitance may be required. See Applications Information section for more detail. |  |  |
| 2     | CPA    | <b>Charge pump capacitor.</b> Connect a ceramic capacitor between CPA and CPB pins. See Applications Information section for more detail.                                      |  |  |
| 3     | CPB    | Charge pump capacitor connection terminal.                                                                                                                                     |  |  |
| 4     | VREG   | <b>Gate drive supply output.</b> Connect a ceramic capacitor to ground. See Applications Information section for more detail.                                                  |  |  |
| 5     | BSTA   | <b>Bootstrap phase A.</b> Connect a ceramic capacitor to SHA. See Applications Information section for more detail.                                                            |  |  |
| 6     | SHA    | High-side source connection phase A.                                                                                                                                           |  |  |
| 7     | GHA    | High-side gate drive phase A.                                                                                                                                                  |  |  |
| 8     | GLA    | Low-side gate drive phase A.                                                                                                                                                   |  |  |
| 9     | BSTB   | <b>Bootstrap phase B.</b> Connect a ceramic capacitor to SHB. See Applications Information section for more detail.                                                            |  |  |
| 10    | SHB    | High-side source connection phase B.                                                                                                                                           |  |  |
| 11    | GHB    | High-side gate drive phase B.                                                                                                                                                  |  |  |
| 12    | GLB    | Low-side gate drive phase B.                                                                                                                                                   |  |  |
| 13    | BSTC   | <b>Bootstrap phase C.</b> Connect a ceramic capacitor to SHC. See Applications Information section for more detail.                                                            |  |  |
| 14    | SHC    | High-side source connection phase C.                                                                                                                                           |  |  |
| 15    | GHC    | High-side gate drive phase C.                                                                                                                                                  |  |  |
| 16    | GLC    | Low-side gate drive phase C.                                                                                                                                                   |  |  |
| 17    | LSS    | Low-side source connection.                                                                                                                                                    |  |  |
| 18    | HC     | <b>High-side input pin for phase C.</b> Active high enables the high-side driver output of phase C. Internal pulldown.                                                         |  |  |
| 19    | НВ     | <b>High-side input pin for phase B.</b> Active high enables the high-side driver output of phase B. Internal pulldown.                                                         |  |  |
| 20    | НА     | <b>High-side input pin for phase A.</b> Active high enables the high-side driver output of phase A. Internal pulldown.                                                         |  |  |
| 21    | LC     | <b>Low-side input pin for phase C.</b> Active high enables the low-side driver output of phase C. Internal pulldown.                                                           |  |  |
| 22    | LB     | <b>Low-side input pin for phase B.</b> Active high enables the low-side driver output of phase B. Internal pulldown.                                                           |  |  |
| 23    | LA     | <b>Low-side input pin for phase A.</b> Active high enables the low-side driver output of phase A. Internal pulldown.                                                           |  |  |
| 24    | nFAULT | Fault indication. Open-drain output. nFAULT is logic low when in a fault condition.                                                                                            |  |  |
| 25    | nSLEEP | <b>Sleep mode input.</b> Drive logic low to enter low-power sleep mode. Drive logic high to enable the device. nSLEEP has an internal pull-down resistor.                      |  |  |
| 26    | OC_REF | Over-current protection reference voltage input.                                                                                                                               |  |  |
| 27    | DT     | <b>Dead time setting.</b> Connect a resistor to ground to set the dead time. See Applications Information section for more detail.                                             |  |  |
| 28    | GND    | Ground.                                                                                                                                                                        |  |  |



| <b>ABSOLUTE MAXIMUM</b>                   | RATINGS (1)     |
|-------------------------------------------|-----------------|
| Input voltage (V <sub>IN</sub> )          | 0.3V to 62V     |
| CPA                                       | 0.3V to 55V     |
| CPB                                       | 0.3V to 12.5V   |
| VREG                                      | 0.3V to 13V     |
| BSTA/B/C                                  |                 |
| GHA/B/C (continuous)                      | 0.3V to 70V     |
| GHA/B/C (transient, <2µS)                 | 8V to 70V       |
| SHA/B/C (continuous)                      |                 |
| SHA/B/C (transient, <2µS)                 |                 |
| GLA/B/C (continuous)                      |                 |
| GLA/B/C (transient, <2µS)                 |                 |
| LSS (continuous)                          |                 |
| LSS (transient, <2µS)                     |                 |
| All other pins to AGND                    |                 |
| Continuous power dissipation (            |                 |
| QFN-28 (4mmx5mm)                          |                 |
| Storage temperature                       | -55°C to +150°C |
| Junction temperature                      | +150°C          |
| Lead temperature (solder)                 | +260°C          |
| Recommended Operating                     | Conditions (3)  |
| Input voltage (V <sub>IN</sub> )          | +5V to 60V      |
| OC_REF voltage (Voc)                      | 0.125V to 2.4V  |
| Operating junction temp (T <sub>J</sub> ) |                 |

| Thermal Resistance (4) | $oldsymbol{	heta}_{JA}$ | $\boldsymbol{\theta}_{JC}$ |       |
|------------------------|-------------------------|----------------------------|-------|
| QFN-28 (4mmx5mm)       | 40                      | 9                          | .°C/W |

#### NOTES:

- 1) Exceeding these ratings may damage the device.
- 2) The maximum allowable power dissipation is a function of the maximum junction temperature T<sub>J</sub> (MAX), the junction-to-ambient thermal resistance θ<sub>JA</sub>, and the ambient temperature T<sub>A</sub>. The maximum allowable continuous power dissipation at any ambient temperature is calculated by P<sub>D</sub> (MAX) = (T<sub>J</sub> (MAX) T<sub>A</sub>) / θ<sub>JA</sub>. Exceeding the maximum allowable power dissipation will produce an excessive die temperature, causing the regulator to go into thermal shutdown. Internal thermal shutdown circuitry protects the device from permanent damage.
- The device is not guaranteed to function outside of its operating conditions.
- 4) Measured on JESD51-7, 4-layer PCB.



## **ELECTRICAL CHARACTERISTICS**

 $V_{IN}$  = 24V,  $T_J$  = -40°C to +125°C, unless otherwise noted. Typical values are at  $T_J$  = 25°C.

| Parameter                     | Symbol                | Condition                      | Min  | Тур  | Max  | Units |
|-------------------------------|-----------------------|--------------------------------|------|------|------|-------|
| Power Supply                  |                       |                                |      |      |      |       |
| Input supply voltage          | $V_{IN}$              |                                | 5    |      | 60   | V     |
| Quiescent current             | lα                    | nSLEEP = 1, gate not switching |      | 1.8  | 4    | mA    |
|                               | ISLEEP                | nSLEEP = 0                     |      |      | 1.4  | μA    |
| Control Logic                 |                       |                                | 1    | ı    | 1    |       |
| Input logic low threshold     | VIL                   |                                |      |      | 8.0  | V     |
| Input logic high threshold    | VIH                   |                                | 2    |      |      | V     |
| Logic input current           | I <sub>IN(H)</sub>    | V <sub>IH</sub> = 5V           | -20  |      | 20   | μA    |
|                               | I <sub>IN(L)</sub>    | V <sub>IL</sub> = 0.8V         | -20  |      | 20   | μA    |
| nSLEEP pull-down current      | I <sub>SLEEP-PD</sub> |                                |      | 1    |      | μΑ    |
| Internal pull-down resistance | $R_{PD}$              | All logic inputs except nSLEEP |      | 880  |      | kΩ    |
| Fault Outputs (Open-Drain Out | outs)                 |                                |      |      |      |       |
| Output low voltage            | $V_{OL}$              | I <sub>O</sub> = 5mA           |      |      | 0.5  | V     |
| Output high leakage current   | Іон                   | V <sub>O</sub> = 3.3V          |      |      | 1    | μA    |
| Protection Circuit            |                       |                                |      |      |      |       |
| UVLO rising threshold         | V <sub>IN_RISE</sub>  |                                | 3.2  | 3.9  | 5    | V     |
| UVLO hysteresis               | V <sub>IN_HYS</sub>   |                                |      | 200  |      | mV    |
| VREG rising threshold         | V <sub>REG_RISE</sub> |                                | 6.8  | 7.6  | 8.4  | V     |
| VREG hysteresis               | V <sub>REG_HYS</sub>  |                                |      | 0.65 | 1    | V     |
| VREG start-up delay           | t <sub>REG</sub>      |                                |      | 880  |      | μs    |
| OC DEE threehold              | \ /                   | V <sub>OC</sub> = 1V           | 0.8  | 1    | 1.2  | V     |
| OC_REF threshold              | V <sub>oc</sub>       | V <sub>OC</sub> = 2.4V         | 2.18 | 2.4  | 2.62 | V     |
| OCP deglitch time             | toc                   |                                |      | 3    |      | μs    |
| SLEEP wake-up time            | tSLEEP                |                                |      | 1    |      | ms    |
| LSS OCP threshold             | V <sub>LSS-OCP</sub>  |                                | 0.4  | 0.5  | 0.6  | V     |
| Thermal shutdown (5)          | T <sub>TSD</sub>      |                                |      | 190  |      | °C    |



# **ELECTRICAL CHARACTERISTICS** (continued)

 $V_{IN}$  = 24V,  $T_J$  = -40°C to +125°C, unless otherwise noted. Typical values are at  $T_J$  = 25°C.

| Parameter                          | Symbol              | Condition               | Min                  | Тур  | Max                         | Units |
|------------------------------------|---------------------|-------------------------|----------------------|------|-----------------------------|-------|
| Gate Drive                         |                     |                         |                      |      |                             |       |
| Bootstrap diode forward voltage    | V <sub>FBOOT</sub>  | , I <sub>D</sub> = 10mA |                      | 1.0  | V                           |       |
| Bootstrap diode forward voltage    | A EBOOT             | I <sub>D</sub> = 100mA  |                      | 1.4  | V                           |       |
| VREG output voltage                | $V_{REG}$           | $V_{IN} = 5.5V - 60V$   | 9.5                  | 11.5 | 14                          | V     |
| VILO odipat voltage                | V REG               | $V_{IN} = 5V$           | 2xV <sub>IN</sub> -1 |      | 1.0<br>1.4<br>5 14<br>5 6.7 | V     |
| Maximum source current (5)         | loso                |                         |                      | 0.8  |                             | Α     |
| Maximum sink current (5)           | I <sub>OSI</sub>    |                         |                      | 1    |                             | Α     |
| Gate drive pull-up resistance      | $R_{UP}$            | V <sub>DS</sub> = 1V    |                      | 8    |                             | Ω     |
| HS gate drive pull-down resistance | R <sub>HS-DN</sub>  | V <sub>DS</sub> = 1V    | 1                    |      | 5                           | Ω     |
| LS gate drive pull-down resistance | R <sub>LS-DN</sub>  | V <sub>DS</sub> = 1V    | 0.7                  |      | 6.7                         | Ω     |
| LS passive pull-down resistance    | R <sub>LS-PDN</sub> |                         |                      | 590  |                             | kΩ    |
| LS automatic turn-on time          | <b>t</b> LS         | At power-up             |                      | 0.6  |                             | μs    |
| Charge pump frequency              | f <sub>CP</sub>     |                         |                      | 110  |                             | kHz   |
|                                    |                     | $R_{DT} = 10k\Omega$    |                      | 700  |                             | ns    |
| Dead time                          | t <sub>DEAD</sub>   | DT tied to GND          |                      | 90   |                             | ns    |
|                                    |                     | $R_{DT} = 100k\Omega$   |                      | 5.7  |                             | μs    |

#### NOTE:

<sup>5)</sup> Not tested in production.



## TYPICAL CHARACTERISTICS

UVLO Rising Threshold vs. Temperature



VREG Rising Threshold vs. Temperature





# LSS OCP Threshold vs. Temperature



© 2021 MPS. All Rights Reserved.



## TYPICAL PERFORMANCE CHARACTERISTICS

 $V_{IN}$  = 24V, OC\_REF = 0.5V,  $R_{DT}$  = 20k $\Omega$ ,  $F_{PWMA}$  = 20kHz, LB = 5V,  $T_A$  = 25°C, resistor + inductor load:  $5\Omega$  + 1mH/phase with star connection, unless otherwise noted.









# **TYPICAL PERFORMANCE CHARACTERISTICS** (continued)

 $V_{IN}$  = 24V, OC\_REF = 0.5V,  $R_{DT}$  = 20k $\Omega$ ,  $F_{PWMA}$  = 20kHz, LB = 5V,  $T_A$  = 25°C, resistor + inductor load:  $5\Omega + 1mH/phase$  with star connection, unless otherwise noted.









# **FUNCTIONAL BLOCK DIAGRAM**



Figure 1: Functional Block Diagram



#### **OPERATION**

The MPQ6531 is a three-phase BLDC motor predriver that drives three external N-channel MOSFET half-bridges with 0.8A source and 1A sink current capability. It operates over a wide input voltage range of 5V to 60V, generating a boosted gate drive voltage when the input supply is below 12V. The MPQ6531 features a lowpower sleep mode, which disables the device and draws a very low supply current.

The MPQ6531 provides several flexible functions, such as adjustable dead-time control and overcurrent protection, which allow the device to cover a wide range of applications.

#### **Power-Up Sequence**

The power-up sequence is initiated by the application of voltage to VIN. To initiate power-up, V<sub>IN</sub> must be above the under-voltage lockout threshold (VIN RISE).

After power-up begins, the VREG supply starts operating. VREG must rise above VREG rising threshold ( $V_{REG\_RISE}$ ) before the device becomes functional.

After VREG exceeds V<sub>REG RISE</sub>, the MPQ6531 sequentially turns on each low-side MOSFET(LS-FET) in succession to charge the bootstrap capacitors for a short period of time (t<sub>LS</sub>).

The power-up process takes between 1ms and 2ms, after which the MPQ6531 responds to logic inputs and drives the outputs.

## **Gate Drive Power Supplies**

Gate drive voltages are generated from the input power (V<sub>IN</sub>). A regulated charge pump doubler circuit supplies a voltage of about 11.5V to VREG. This voltage is used for the low-side gate drive supply. The charge pump requires external capacitors between CPA and CPB, and from VREG to ground.

The high-side gate drive is generated by a combination of a bootstrap capacitor and an trickle-charge pump. Bootstrap capacitors are charged to the VREG voltage when the low-side MOSFET is turned on. This charge is then used to drive the high-side MOSFET gate when it is turned on.

To keep the bootstrap capacitors charged and allow operation at 100% duty cycle, an internal trickle-charge pump supplies a small current (about 5µA) to overcome leakages that would discharge the bootstrap capacitors.

See the Applications Information section for details on selecting external components.

## Sleep Mode (nSLEEP Input)

Driving nSLEEP low puts the device into a lowpower sleep state. In this state, all internal circuits are disabled, and all inputs are ignored. nSLEEP has an interval pull-down, so the pin must be driven high for the MPQ6531 to operate. When exiting sleep mode, the MPQ6531 initiates the power-up sequence.

## **Input Logic**

Lx controls the gate drive outputs of the low-side FET or each phase, and Hx controls the gate drive output of the high-side FET (See Table 1).

**Table 1: Input Logic Truth Table** 

| Нх | Lx | SHx             |
|----|----|-----------------|
| L  | L  | High impedance  |
| Н  | L  | V <sub>IN</sub> |
| L  | Н  | GND             |
| Н  | Н  | High impedance  |

#### **nFAULT**

nFAULT reports to the system when a fault condition (such as over-current or overtemperature) is detected. nFAULT is an opendrain output, and is driven low when a fault condition occurs. If the fault condition is released, nFAULT is pulled high by an external pull-up resistor.

### Short-Circuit Protection (V<sub>DS</sub> Sensing)

To protect the power stage from damage caused by high currents, V<sub>DS</sub> sensing circuitry is implemented in the MPQ6531. The voltage drop across each MOSFET is sensed. This voltage is proportional to the R<sub>DS(ON)</sub> of the MOSFET and the I<sub>DS</sub> current passing through it. If this voltage exceeds the voltage supplied to the OC REF terminal, a short circuit is recognized.

In the event of a short circuit, the MPQ6531 disables all of the gate drive outputs. nFAULT is driven active low. The device will stay latched off until it is reset by nSLEEP or VIN UVLO.

Short-circuit protection can be disabled by connection a  $100k\Omega$  resistor from VREG to OC\_REF.



## **Over-Current Protection (OCP)**

The MPQ6531 implements output over-current protection (OCP) by monitoring the current through a low-side shunt resistor connected to the low-side MOSFETs. This resistor is connected to the LSS input pin and the low-side MOSFET source terminals. If the OCP function is not desired, the LSS pin and MOSFET source terminals should all be connected to ground directly.

If the LSS voltage (the voltage across the shunt resistor) exceeds the LSS OCP threshold voltage ( $V_{LSS\text{-}OCP}$ ), an OCP event is recognized. Once an OCP event is detected, the MPQ6531 enters a latched fault state and disables all functions. The device remains latched off until it is reset by nSLEEP or VIN UVLO.

The OCP current limit level is selected by the value of the current sense resistor at the LSS pin. See the Applications Information section for more information.

OCP protection can be disabled by connecting a  $100k\Omega$  resistor from VREG to OC REF.

#### **Short-Circuit and OCP Deglitch Time**

There is often a current spike during switching transitions caused by body diode reverse-recovery current or the distributed capacitance of the load. This current spike requires filtering to prevent it from erroneously triggering OCP. An internal fixed deglitch time (toc) blanks the output of the VDS monitor when the outputs are switched.

## **Dead-Time Adjustment**

To prevent shoot-through in any phase of the bridge, it is necessary to have a dead time ( $t_{DEAD}$ ) between a high- or low-side turn-off and the next complementary turn-on event. The dead time for all three phases is set by a single dead-time resistor ( $R_{DT}$ ) between DT and ground with Equation (1):

$$t_{DEAD}(ns) = 60*R(k\Omega)$$
 (1)

If DT is connected to ground directly, an internal minimum dead time (90ns) will be applied.

## **Under-Voltage Lockout (UVLO) Protection**

If at any time the voltage on VIN falls below the under-voltage lockout threshold  $V_{\text{IN\_RISE}}$ , all circuitry in the MPQ6531 is disabled and the internal logic is reset. Operation resumes with the

power-up sequence when  $V_{\text{IN}}$  rises above the UVLO threshold.

If for any reason the voltage on VREG drops below the  $V_{REG\_RISE}$  threshold, gate drive outputs disable. nFAULT is driven active low. Operation resumes when VREG rises above the threshold.

#### Thermal Shutdown

If the die temperature exceeds safe limits, the MPQ6531 disables outputs. Operation resumes when the temperature has fallen to a safe level.

#### **PCB Mounting**

To comply with IPC-2221 or IPC-9592 standards, conformal coating may be required after mounting the device on the PCB.



## **APPLICATIONS INFORMATION**

## Input Voltage (VIN)

VIN supplies all power to the device. It must be properly bypassed with a capacitor to ground. The normal operating range of VIN is between 5V and 60V.

VIN should never be allowed to exceed the absolute maximum ratings, even in a short-term transient condition, or damage to the device may result. In some cases, especially where mechanical energy can turn a motor into a generator, it may be necessary to use some form of over-voltage protection, such as a TVS diode, between VIN and ground.

#### **Component Selection**

#### **MOSFET Selection**

Correctly selecting the power MOSFETs used to drive a motor is crucial to designing a successful motor drive.

The MOSFET must have a VDS breakdown voltage higher than the supply voltage. A considerable margin (10V to 15V) should be added to prevent MOSFET damage from voltages caused bγ transient parasitic inductances in the PCB layout and wiring. For example, for 24V power supply applications, MOSFETs should have a minimum breakdown voltage of 40V to 60V. More margin is desirable in high-current applications, since the transients caused by parasitic inductances may be larger. There are also conditions, such as regenerative braking, that can inject current back into the power supply. Care must be taken so that this does not increase the power supply voltage enough to damage components.

The MOSFETs must be able to safely pass the current needed to run the motor. The highest current condition (normally when the motor is first started or stalled) needs to be supported. This is typically called the stall current of the motor.

Similar to the current capability of the MOSFET is the  $R_{DS(ON)}$ , which is the resistance of the MOSFET when it is fully turned on. The MOSFET dissipates power proportional to the  $R_{DS(ON)}$  and the motor current, shown in Equation (2):

$$P = I^2 R \tag{2}$$

R<sub>DS(ON)</sub> must be selected so that for the desired motor current, the heat generated can be dissipated safely. In some cases, this may require special PCB design considerations and/or external heatsinks to be used for the MOSFETs.

Consideration should be made for the safe operating area (SOA) of the MOSFETs during fault conditions, such as a short circuit. The IC acts quickly in the event of a short, but there is still a very short amount of time (about  $3\mu S$ ) when large currents can flow in the MOSFETs before the protection circuits recognize the fault and disable the outputs.

### **External Capacitor Selection**

The MPQ6531 can provide a gate drive voltage (VREG) of 10V to 12V even if the input supply voltage drops as low as 5V. This gate drive voltage is generated by a charge pump inside the part, which uses external capacitors.

The charge pump flying capacitor ( $C_{CP}$ ) should have a capacitance of 470nF. The capacitor must be rated to withstand the maximum  $V_{IN}$  power supply voltage. An X7R or X5R ceramic capacitor is recommended. With a 470nF capacitor, VREG can output approximately 10mA when  $V_{IN}$  is 5V. If operation below 10V is not needed, a 220nF capacitor can be used.

Use bootstrap capacitors to provide the large peak currents needed to turn on the HS MOSFET. These capacitors are charged when the output is driven low, and then the charge in the bootstrap capacitor is used to turn on the HS MOSFET when the output is driven high. Note that an internal charge pump keeps the bootstrap capacitor charged when the output is held high for an extended period.

Bootstrap capacitors are selected depending on the MOSFET total gate charge. When the HS MOSFET is turned on, the charge stored in the bootstrap capacitor is transferred to the HS MOSFET gate. As a simplified approximation, the minimum bootstrap capacitance can be estimated with Equation (3):

$$C_{BOOT} > 8*Q_G$$
 (3)



Where Q<sub>G</sub> is the total gate charge of the MOSFET in nC, and C<sub>BOOT</sub> is in nF.

Bootstrap capacitors should not exceed 1µF, or they may cause improper operation at start-up. For most applications, bootstrap capacitors should be between 0.1µF and 1µF, X5R or X7R ceramic, rated for 25V minimum.

VREG requires a bypass capacitor to ground, placed as close to the device as possible. At a minimum, this capacitor should be a 10µF, X7R or X5R ceramic capacitor rated for 16V.

VIN requires a bypass capacitor to ground, placed as close as possible to the device. At a minimum, a 0.1µF X5R or X7R ceramic capacitor rated for the VIN voltage is recommended.

Depending on the power supply impedance and the distance between the MOSFETs and the power supply, additional bulk capacitance is usually needed. Low ESR electrolytic capacitors between 47µF and 470µF are typically used.

#### **Dead-Time Resistor Selection**

During the transition between driving an output low and high, there is a short period when neither the HS nor LS MOSFET are turned on. This period is called dead time, and is needed to prevent any overlap in conduction between HS and LS MOSFETs, which creates a short circuit directly between the power supply and ground. This condition, referred to as shoot-through, causes large transient currents and can destroy the MOSFETs.

Since motors are naturally inductive, once current is flowing in the motor, it cannot stop immediately, even if the MOSFETs are turned off. This recirculation current continues to flow in the original direction until the magnetic field has decayed.

When the MOSFETs are turned off, this current flows through the body diode, which is inherent in the MOSFET device.

MOSFET body diodes have a much higher voltage drop than the MOSFET has during conduction, so more power is dissipated during body diode conduction than during on time. Because of this, it is desirable to minimize dead time. However, dead time must be made long enough to guarantee under all conditions that the HS and LS MOSFETs are never turned on at the same time.

Dead time can be set over a large range by selecting the value of the external resistor connected to DT. Usually, a good dead time is about 1 $\mu$ S, which requires a 20 $k\Omega$  resistor on DT. If faster switching and/or a high PWM frequency (over ~30kHz) is used, a shorter dead time may be desirable. If switching is slowed using external gate resistors, a longer dead time may be needed.

The waveform in Figure 2 shows a ~300ns dead time between the LS gate turn-off and the HS gate turn-on.



Figure 2: Dead Time

#### LSS Resistor Selection

If the LSS voltage exceeds 500mV, an overcurrent event is recognized. The external sense resistor is sized to provide a drop less than 500mV at the maximum expected motor current. For example, if a  $50m\Omega$  resistor is used, a current of 10A will cause a 500mV drop, and activate the over-current protection.

If this function is not needed, connect LSS to ground directly.

## OC REF Voltage Selection

An internal comparator compares the voltage drop across each MOSFET with a voltage provided externally on the OC REF input pin. This voltage is normally provided by an external resistor divider from a convenient power supply. If the drop across any MOSFET exceeds the voltage on OC REF, a short-circuit event is recognized.

If this function is not needed, connect OC REF to VREG through a  $100k\Omega$  resistor.



#### **Gate Drive Considerations**

The gate characteristics of the selected MOSFETs will affect how fast they are switched and off. The gate drive outputs of the MPQ6531 can be connected to the gates of the power MOSFETs directly, which results in the fastest possible turn-on and turn-off times. However, it may be advantageous to add external components (resistors and/or diodes) to modify the MOSFET turn-on and turn-off characteristics.

Adding external series resistance (typically  $10\Omega$  to  $100\Omega$ ) limits the current that charges and discharges the gate of the MOSFET, which slows down the turn-on and turn-off times. This is sometimes desirable to control EMI and noise. However, slowing the transition down too much results in a large power dissipation in the MOSFET during switching.

In some cases, it is desirable to have a slow turnon, but a fast turn-off. This can be implemented by using a series resistor in parallel with a diode (see Figure 3). During turn-on, the resistor limits the current flow into the gate. During turn-off, the gate is discharged quickly through the diode.



Figure 3: Gate Circuit for Fast Turn-Off

The waveform in Figure 4 shows the gates of the LS and HS MOSFETs, and the phase node (output) with no series resistance. The gates transition quickly, and the resulting rise time on the phase node is quite fast (note the scale is 100ns/div).



Figure 4: Switching with No Series Resistance

The waveform in Figure 5 shows the effect of adding a  $100\Omega$  series resistor between the GLA pin and the low-side MOSFET gate, the GHA pin and the high-side MOSFET gate respectively. Rise time on the phase node has been slowed significantly (note the scale is 200 ns/div).



Figure 5: Switching with  $100\Omega$  Series Resistance

The waveform in Figure 6 shows the effect of adding a 1N4148 diode in parallel with the  $100\Omega$  resistors (with the cathode connected to the IC). The fall time of the LS gate is quite fast compared to the HS gate rise time. The phase node moves even slower because of a longer period of time between when the LS MOSFET is turned off and the HS MOSFET is turned on.



Figure 6: Switching with Resistance and Diode



#### **PCB Layout Guidelines**

Efficient PCB layout is critical to the performance of the MOSFET gate drivers. In particular, the connection between the HS source and LS drain must be as direct as possible to avoid a negative undershoot on the phase node due to parasitic inductances. The pre-driver is designed to accommodate negative undershoot, but if it is excessive, unpredictable operation or damage to the IC can result. For best results, refer to Figure 7 (which shows the MP6532 in a 4mmx4mm QFN package) and follow the guidelines below:

- 1. Use surface-mounted N-channel MOSFETs, which allow for a very short connection between the HS and LS MOSFETs.
- 2. Use wide copper areas for all of the high-current paths.

- Connect the low-side sense resistor, which is composed of three resistors in parallel (R25, R26, and R27), to the input supply ground and LS MOSFET source terminals with wide copper areas.
- 4. Place the charge pump and supply bypass capacitors as close to the IC as possible.
- Connect the grounded side of these capacitors to a ground plan, which should be connected to the device ground pin and exposed pad.
- 6. Keep the high-current ground path between the input supply, input bulk capacitor (C19), and MOSFETs away from this area.



Figure 7: Recommended PCB Layout



## **PACKAGE INFORMATION**

## QFN-28 (4mm×5mm)









SIDE VIEW

**DETAIL A** 



RECOMMENDED LAND PATTERN

#### NOTE:

- 1) ALL DIMENSIONS ARE IN MILLIMETERS.
- 2) EXPOSED PADDLE SIZE DOES NOT INCLUDE MOLD FLASH.
- 3) LEAD COPLANARITY SHALL BE 0.10 MILLIMETER MAX.
  4) DRAWING CONFORMS TO JEDEC MO-220, VARIATION VHGD-3.
- 5) DRAWING IS NOT TO SCALE.



# **PACKAGE INFORMATION** (continued)

# QFN-28 (4mm×5mm) Wettable Flank





#### **TOP VIEW**

**BOTTOM VIEW** 



SIDE VIEW



#### **SECTION A-A**



# NOTE:

- 1) ALL DIMENSIONS ARE IN MILLIMETERS.
- 2) EXPOSED PADDLE SIZE DOES NOT INCLUDE MOLD FLASH.
- 3) LEAD COPLANARITY SHALL BE 0.08 MILLIMETERS MAX.
- 4) DRAWING CONFIRMS TO JEDEC MO-220, VARIATION VGHD-3.
- 5) DRAWING IS NOT TO SCALE.

## **RECOMMENDED LAND PATTERN**





# **Revision History**

| Revision # | Revision<br>Date | Description                                                                                                                                 | Pages<br>Updated                  |
|------------|------------------|---------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------|
| 1.1        | 01/22/2021       | <ol> <li>Add wettable flank package to this part.</li> <li>Update EC table test condition and note.</li> <li>Update some grammar</li> </ol> | Page 2, 4, 6, 7,<br>8, 16, 17, 19 |

**NOTICE:** The information in this document is subject to change without notice. Please contact MPS for current specifications. Users should warrant and guarantee that third party Intellectual Property rights are not infringed upon when integrating MPS products into any application. MPS will not assume any legal responsibility for any said applications.