

# 4V-60V Input, Current Mode,

Synchronous Step-Down Controller

The Future of Analog IC Technology

# DESCRIPTION

The MP2908A is a high-voltage, synchronous step-down controller that directly steps down voltages from up to 60V. The MP2908A uses PWM current control architecture with accurate cycle-by-cycle current limiting and is capable of driving dual N-channel MOSFETs.

Advanced asynchronous mode (AAM) enables non-synchronous operation to optimize light-load efficiency.

The operating frequency of the MP2908A can be programmed by an external resistor or synchronized to an external clock for noisesensitive applications. Full protection features include precision output over-voltage protection (OVP), output over-current protection (OCP), and thermal shutdown.

The MP2908A is available in TSSOP20-EP and QFN-20 (3mmx4mm) packages.

# **APPLICATIONS**

- Automotive
- Industrial Control Systems

## FEATURES

- Wide 4V to 60V Operating Input Range
- Dual N-Channel MOSFET Driver
- 0.8V Voltage Reference with ±1.5% Accuracy Over Temperature
- Low Dropout Operation: Maximum Duty Cycle at 99.5%
- Programmable Frequency Range: 100kHz 1000kHz
- External Sync Clock Range: 100kHz-1000kHz
- 180° Out-of-Phase SYNCO
- Programmable Soft Start
- Power Good Output Voltage Monitor
- Selectable Cycle-by-Cycle Current Limit
- Output Over-Voltage Protection (OVP)
- Over-Current Protection (OCP)
- Internal LDO with External Power Supply Option
- Programmable CCM, AAM Mode
- TSSOP20-EP and QFN-20 (3mmx4mm) Packages

All MPS parts are lead-free, halogen-free, and adhere to the RoHS directive. For MPS green status, please visit the MPS website under quality assurance. "MPS" and "The Future of Analog IC Technology" are registered trademarks of Monolithic Power Systems, Inc.

# **TYPICAL APPLICATION**





| Part Number | Package     | Top Marking |
|-------------|-------------|-------------|
| MP2908AGF*  | TSSOP-20 EP | See Below   |
| MP2908AGL** | QFN-20      | See Below   |

## **ORDERING INFORMATION**

\* For Tape & Reel, add suffix –Z (e.g. MP2908AGF–Z)

\* \*For Tape & Reel, add suffix -Z (e.g. MP2908AGL-Z)

# TOP MARKING (TSSOP-20 EP) <u>MPSYYWW</u> MP2908A LLLLLLLL

MPS: MPS prefix YY: Year code WW: Week code MP2908A: Product code of MP2908AGF LLLLLLLL: Lot number

## TOP MARKING (QFN-20(3mm x4 mm))

| MPYW         |
|--------------|
| <u>2</u> 908 |
| ALLL         |

MP: MPS prefix: YY: year code; W: week code: 2908A: part number; LLL: lot number;





## PACKAGE REFERENCE

## ABSOLUTE MAXIMUM RATINGS (1)

| Input supply voltage $(V_{IN})$                           |  |
|-----------------------------------------------------------|--|
| External supply voltage (VCC2)                            |  |
| SENSE + / 28V                                             |  |
| Differential sense (SENSE+ to SENSE-)<br>-0.7V to +0.7V   |  |
|                                                           |  |
| TGV <sub>SW</sub> - 0.3V to V <sub>BST</sub> + 0.3V       |  |
| BG0.3V to VCC1 + 0.3V                                     |  |
| All other pins0.3V to +6.5V                               |  |
| Continuous power dissipation $(T_A = +25^{\circ}C)^{(2)}$ |  |
| TSSOP-20 EP                                               |  |
| QFN-20 (3mmx4mm)2.6W                                      |  |
| Junction temperature                                      |  |
| Lead temperature                                          |  |
| Storage temperature                                       |  |

## Recommended Operating Conditions <sup>(3)</sup>

| Supply voltage (V <sub>IN</sub> )           |                |
|---------------------------------------------|----------------|
| Output voltage (V <sub>OUT</sub> )          | ≤24V           |
| Supply voltage for (VCC2)                   | 4.5V to 12V    |
| Operating junction temp. (T <sub>J</sub> ). | 40°C to +125°C |

## Thermal Resistance <sup>(4)</sup> $\theta_{JA}$ $\theta_{JC}$

| TSSOP-20 EP      | 40 | 8    | . °C/W |
|------------------|----|------|--------|
| QFN-20 (3mmx4mm) | 48 | . 10 | . °C/W |

#### NOTES:

- 1) Exceeding these ratings may damage the device.
- 2) The maximum allowable power dissipation is a function of the maximum junction temperature T<sub>J</sub> (MAX), the junction-toambient thermal resistance  $\theta_{JA}$ , and the ambient temperature T<sub>A</sub>. The maximum allowable continuous power dissipation at any ambient temperature is calculated by P<sub>D</sub> (MAX) = (T<sub>J</sub> (MAX)-T<sub>A</sub>)/ $\theta_{JA}$ . Exceeding the maximum allowable power dissipation produces an excessive die temperature, causing the regulator to go into thermal shutdown. Internal thermal shutdown circuitry protects the device from permanent damage.
- 3) The device is not guaranteed to function outside of its operating conditions.
- 4) Measured on JESD51-7, 4-layer PCB.



# **ELECTRICAL CHARACTERISTICS**

 $V_{IN} = 24V$ ,  $T_J = +25^{\circ}C$ , EN = 2V,  $V_{ILIMIT} = 75mV$ , unless otherwise noted.

| Parameters                                                 | Symbol                          | Condition                                                                 | Min   | Тур   | Max   | Units |
|------------------------------------------------------------|---------------------------------|---------------------------------------------------------------------------|-------|-------|-------|-------|
| Input Supply                                               |                                 |                                                                           | •     |       |       |       |
| $V_{IN}$ UVLO threshold (rising)                           | IN <sub>UV_RISING</sub>         |                                                                           |       | 4.5   | 5     | V     |
| $V_{IN}$ UVLO threshold (falling)                          | IN <sub>UV_FALLING</sub>        |                                                                           |       | 3.7   | 3.95  | V     |
| V <sub>IN</sub> UVLO hysteresis                            | IN <sub>UV_HYS</sub>            |                                                                           |       | 800   |       | mV    |
| $V_{\ensuremath{\text{IN}}}$ supply current with VCC2 bias | IQ_VCC2                         | VCC2 = 12V, external bias                                                 |       | 25    | 40    | μA    |
| $V_{\ensuremath{IN}}$ supply current without VCC2 bias     | Ι <sub>Q</sub>                  | $VCC2 = 0, V_{FB} = 0.84V, V_{AAM} = 5V,$<br>SENSE+ = SENSE- = 0.3V       |       | 750   | 1000  | μA    |
| V <sub>IN</sub> AAM current                                | I <sub>Q_AAM</sub>              | V <sub>AAM</sub> =0.6V, V <sub>FB</sub> =0.84V,<br>SENSE+ = SENSE- = 0.3V |       | 250   | 350   | μA    |
| V <sub>IN</sub> shutdown current                           | I <sub>SHDN</sub>               | V <sub>EN</sub> = 0V                                                      |       | 0.5   | 1.5   | μA    |
| V <sub>cc</sub> Regulator                                  |                                 |                                                                           |       |       |       |       |
| VCC1 regulator output voltage from $V_{\text{IN}}$         | VCC1_ <sub>VIN</sub>            | VIN > 6V                                                                  |       | 5     |       | V     |
| VCC1 regulator load regulation from $V_{\text{IN}}$        |                                 | Load = 0 to 50mA,<br>VCC2 floating or connects to GND                     |       | 1     | 3     | %     |
| VCC1 regulator output voltage from VCC2                    | VCC1_vcc2                       | VCC2 > 6V                                                                 |       | 5     |       | V     |
| VCC1 regulator load regulation from VCC2                   |                                 | Load = 0 to 50mA, VCC2 = 12V                                              |       | 1     | 3     | %     |
| VCC2 UVLO threshold (rising)                               | VCC2_RISING                     |                                                                           |       | 4.7   | 4.92  | V     |
| VCC2 UVLO threshold (falling)                              | VCC2_FALLING                    |                                                                           |       | 4.45  |       | V     |
| VCC2 threshold hysteresis                                  | VCC2_ <sub>HYS</sub>            |                                                                           |       | 250   |       | mV    |
| VCC2 supply current                                        | I <sub>VCC2</sub>               | V <sub>AAM</sub> = 5V, V <sub>FB</sub> = 0.84V,<br>VCC2 = 12V             |       | 800   |       | μA    |
|                                                            | WCC2                            | V <sub>AAM</sub> = 0.6V,<br>V <sub>FB</sub> = 0.84V, VCC2 = 12V           |       | 200   |       | μA    |
| Feedback (FB)                                              |                                 |                                                                           |       |       |       |       |
| Feedback voltage                                           | V <sub>FB</sub>                 | $4V \le V_{IN} \le 60V$                                                   | 0.788 | 0.800 | 0.812 | V     |
| Feedback current                                           | I <sub>FB</sub>                 | V <sub>FB</sub> = 0.8V                                                    |       | 10    |       | nA    |
| Enable (EN)                                                |                                 |                                                                           |       |       |       |       |
| Enable threshold (rising)                                  | $V_{\text{EN}_{\text{RISING}}}$ |                                                                           | 1.16  | 1.22  | 1.28  | V     |
| Enable threshold (falling)                                 | V <sub>EN_FALLING</sub>         |                                                                           | 1.03  | 1.09  | 1.15  | V     |
| Enable threshold hysteresis                                | V <sub>EN_TH</sub>              |                                                                           |       | 130   |       | mV    |
| EN input current                                           | I <sub>EN</sub>                 | V <sub>EN</sub> = 2V                                                      |       | 2     |       | μA    |
| Enable turn-off delay                                      | T <sub>OFF</sub>                |                                                                           | 10    | 15    |       | μs    |



## ELECTRICAL CHARACTERISTICS (continued)

## $V_{IN}$ = 24V, $T_J$ = +25°C, EN = 2V, $V_{ILIMIT}$ = 75mV, unless otherwise noted.

| Parameters                                 | Symbol                   | Condition                                                              | Min  | Тур        | Max      | Units           |
|--------------------------------------------|--------------------------|------------------------------------------------------------------------|------|------------|----------|-----------------|
| Oscillator and Sync                        |                          |                                                                        | •    |            |          | <u></u>         |
| Operating frequency                        | F <sub>sw</sub>          | R <sub>Freq</sub> = 65kΩ                                               | 240  | 300        | 360      | kHz             |
| Foldback operating frequency               | F <sub>SW_FOLDBACK</sub> | V <sub>FB</sub> =0.1V                                                  |      | 50%        |          | $F_{SW}$        |
| Maximum programmable frequency             | F <sub>swн</sub>         |                                                                        | 1000 |            |          | kHz             |
| Minimum programmable<br>frequency          | $F_{SWL}$                |                                                                        |      |            | 100      | kHz             |
| Sync/EN frequency range                    | F <sub>SYNC</sub>        |                                                                        | 100  |            | 1000     | kHz             |
| Sync/EN voltage rising threshold           | $V_{SYNC\_RISING}$       |                                                                        | 2    |            |          | V               |
| Sync/EN voltage falling threshold          | $V_{SYNC\_FALLING}$      |                                                                        |      |            | 0.35     | V               |
| Current Sense                              |                          |                                                                        |      |            |          |                 |
| Current sense common mode voltage range    | V <sub>SENSE+/-</sub>    |                                                                        | 0    |            | 24       | V               |
|                                            |                          | $I_{\text{LIM}} = \text{GND}, V_{\text{SENSE+}} = 3.3 \text{V}$        | 15   | 25         | 35       | mV              |
| Current limit sense voltage                | VILIMIT                  | $I_{\text{LIM}} = \text{VCC1}, \text{V}_{\text{SENSE+}} = 3.3\text{V}$ | 40   | 50         | 60       | mV              |
|                                            |                          | $I_{\text{LIM}} = \text{FLOAT}, V_{\text{SENSE+}} = 3.3 \text{V}$      | 65   | 75         | 85       | mV              |
| Reverse current limit sense<br>voltage     |                          | $I_{\text{LIM}} = \text{GND}, V_{\text{SENSE+}} = 3.3 \text{V}$        |      | 8          |          |                 |
|                                            | V <sub>REV_ILIMIT</sub>  | $I_{\text{LIM}} = \text{VCC1}, \text{V}_{\text{SENSE+}} = 3.3\text{V}$ |      | 17         |          | mV              |
|                                            |                          | $I_{\text{LIM}} = \text{FLOAT}, V_{\text{SENSE+}} = 3.3 \text{V}$      |      | 24         |          | <u> </u>        |
|                                            |                          | $I_{\text{LIM}} = \text{GND}, V_{\text{SENSE+}} = 3.3 \text{V}$        | 22.5 |            |          |                 |
| Valley current limit                       | $V_{VAL\_ILIMIT}$        | $I_{\text{LIM}} = \text{VCC1}, \text{V}_{\text{SENSE+}} = 3.3\text{V}$ |      | 47.5       |          | mV              |
|                                            |                          | $I_{\text{LIM}} = \text{FLOAT}, V_{\text{SENSE+}} = 3.3V$              |      | 72.5       |          |                 |
| Input current of sensor                    |                          | $V_{\text{SENSE+/-(CM)}} = 0V$                                         |      | -45<br>115 |          | μΑ              |
| input current of sensor                    | I <sub>SENSE</sub>       | $V_{\text{SENSE+/-(CM)}} = 3.3V$<br>$V_{\text{SENSE+/-(CM)}} > 5V$     |      | 150        |          | μA<br>μA        |
| Soft Start (SS)                            |                          | VSENSE+/-(CM)                                                          |      | 100        | <u> </u> | μΑ              |
| Soft-start source current                  | I <sub>SS</sub>          | SS = 0.5V                                                              | 2    | 4          | 6        | μA              |
| Error Amplifier                            |                          |                                                                        |      |            |          | 1               |
| Error amp transconductance <sup>(5)</sup>  | G <sub>m</sub>           | $\Delta V = 5 mV$                                                      |      | 500        |          | μS              |
| Error amp open loop DC gain <sup>(5)</sup> | A <sub>O</sub>           |                                                                        |      | 70         |          | dB              |
| Error amp sink/source current              | I <sub>EA</sub>          | FB = 0.7/0.9V                                                          |      | ±30        |          | μA              |
| Protection                                 |                          |                                                                        |      |            |          |                 |
| Over-voltage threshold                     | V <sub>OV</sub>          |                                                                        | 110% | 115%       | 120%     | $V_{\text{FB}}$ |
| Over-voltage hysteresis                    | V <sub>OV_HYS</sub>      |                                                                        |      | 10%        |          | V <sub>FB</sub> |
| Thermal shutdown <sup>(6)</sup>            |                          |                                                                        |      | 170        |          | °C              |
| Thermal shutdown hysteresis <sup>(6)</sup> |                          |                                                                        |      | 20         |          | °C              |

## ELECTRICAL CHARACTERISTICS (continued)

## $V_{IN} = 24V$ , $T_J = +25^{\circ}C$ , EN = 2V, $V_{ILIMIT} = 75mV$ , unless otherwise noted.

| Parameters                         | Symbol                 | Condition                                           | Min         | Тур         | Мах             | Units           |
|------------------------------------|------------------------|-----------------------------------------------------|-------------|-------------|-----------------|-----------------|
| Gate Driver                        |                        |                                                     |             |             |                 |                 |
| TG pull-up resistor                | R <sub>TG_PULLUP</sub> |                                                     |             | 2           |                 | Ω               |
| TG pull-down resistor              | R <sub>TG_PULLDN</sub> |                                                     |             | 1           |                 | Ω               |
| BG pull-up resistor                | R <sub>BG_PULLUP</sub> |                                                     |             | 3           |                 | Ω               |
| BG pull-down resistor              | R <sub>BG_PULLDN</sub> |                                                     |             | 1           |                 | Ω               |
| Dead time                          | $T_{Dead}$             | C <sub>Load</sub> = 3.3nF                           |             | 60          |                 | ns              |
| TG maximum duty cycle              | D <sub>max</sub>       | V <sub>FB</sub> = 0.7V                              | 98          | 99.5        |                 | %               |
| TG minimum on time <sup>(6)</sup>  | T <sub>ON_MIN_TG</sub> |                                                     |             | 92          |                 | ns              |
| BG minimum on time                 | T <sub>ON_MIN_BG</sub> |                                                     |             | 175         | 250             | ns              |
| Power Good                         |                        |                                                     |             |             |                 |                 |
| Power good low                     | V <sub>PG_Low</sub>    | I <sub>load</sub> = 4mA                             |             | 0.1         | 0.3             | V               |
| PG rising threshold                | $PG_{Vth\_RSING}$      | V <sub>OUT</sub> rising<br>V <sub>OUT</sub> falling | 85%<br>101% | 90%<br>107% | 96.5%<br>112.5% | V <sub>FB</sub> |
| PG falling threshold               | $PG_{Vth_FALLING}$     |                                                     | 81%<br>105% | 87%<br>110% | 92.5%<br>116.5% | V <sub>FB</sub> |
| PG threshold hysteresis            | PG <sub>Vth_HYS</sub>  |                                                     |             | 3%          |                 | V <sub>FB</sub> |
| Power good leakage                 | I <sub>PG_LK</sub>     | PG = 5V                                             |             |             | 2               | μA              |
| Power good delay                   | T <sub>PG_delay</sub>  |                                                     |             | 25          |                 | μs              |
| AAM/CCM                            |                        |                                                     | I           |             |                 |                 |
| AAM output current                 | I <sub>AAM</sub>       | R <sub>Freq</sub> = 65 kΩ                           |             | 9.2         |                 | μA              |
| CCM required AAM threshold voltage | V <sub>CCM_TH</sub>    |                                                     | 2.3         |             |                 | V               |

NOTES:

5) Guaranteed by design, not tested.6) Derived from bench characterization, not tested in production.



## **TYPICAL PERFORMANCE CHARACTERISTICS**

 $V_{IN} = 24V, V_{OUT} = 5V, L = 4.7 \mu H, T_A = +25^{\circ}C$ 



**Line Regulation** 





# **TYPICAL PERFORMANCE CHARACTERISTICS** (continued)

 $V_{IN} = 24V, V_{OUT} = 5V, L = 4.7 \mu H, T_A = +25^{\circ}C$ 



Start-Up Through VIN  $I_{OUT}=0$ 













1ms/div





www.MonolithicPower.com MPS Proprietary Information. Patent Protected. Unauthorized Photocopy and Duplication Prohibited. © 2016 MPS. All Rights Reserved.



## **TYPICAL PERFORMANCE CHARACTERISTICS** (continued)

 $V_{IN} = 24V, V_{OUT} = 5V, L = 4.7\mu H, T_A = +25^{\circ}C$ 







SCP Entry I<sub>OUT</sub>=7A to short circuit



**SCP Steady State** 



SCP Recovery short circuit to I<sub>OUT</sub>=0





www.MonolithicPower.com MPS Proprietary Information. Patent Protected. Unauthorized Photocopy and Duplication Prohibited. © 2016 MPS. All Rights Reserved.



## **PIN FUNCTIONS**

| TSSOP<br>Pin # | QFN20<br>Pin # | Name    | Description                                                                                                                                                                                                                                                                                                    |  |
|----------------|----------------|---------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 1              | 19             | IN      | <b>Input supply.</b> The MP2908A operates on a 4V to 60V input range. A ceramic capacitor is needed to prevent large voltage spikes at the input.                                                                                                                                                              |  |
| 2              | 20             | EN/SYNC | <b>Enable input.</b> The threshold is 1.22V with 140mV of hysteresis and is used to implement an input under-voltage lockout (UVLO) function externally. If an external sync clock is applied to EN/SYNC, the internal clock follows the sync frequency.                                                       |  |
| 3              | 1              | VCC2    | <b>External power supply for the internal VCC1 regulator.</b> VCC2 disables the power from $V_{IN}$ as long as VCC2 is higher than 4.5V. Do not connect a power supply greater than 12V to VCC2. Connecting VCC2 to an external power supply reduces power dissipation and increases efficiency.               |  |
| 4              | 2              | VCC1    | <b>Internal bias supply.</b> Decouple VCC1 with a ceramic capacitor $1\mu$ F or greater. The capacitance should be no more than $4.7\mu$ F.                                                                                                                                                                    |  |
| 5              | 3              | SGND    | <b>Low-noise ground reference.</b> SGND should be connected to the $V_{OUT}$ side of the output capacitors.                                                                                                                                                                                                    |  |
| 6              | 4              | SS      | <b>Soft-start control input.</b> SS is used to program the soft-start period with an external capacitor between SS and SGND.                                                                                                                                                                                   |  |
| 7              | 5              | COMP    | <b>COMP is used to compensate the regulation control loop.</b> Connect an RC network from COMP to GND to compensate for the regulation control loop.                                                                                                                                                           |  |
| 8              | 6              | FB      | <b>Feedback.</b> FB is the input to the error amplifier. An external resistive divider connected between the output and GND is compared to the interna +0.8V reference to set the regulation voltage.                                                                                                          |  |
| 9              | 7              | CCM/AAM | <b>Continuous conduction mode/advanced asynchronous mode.</b> Float CCM/AAM or connecting CCM/AAM to VCC1 sets the part to operate CCM. Connecting an appropriate external resistor from CCM/AAM to G (so AAM is at a low level) sets the part to operate in AAM. The Au voltage should be no less than 480mV. |  |
| 10             | 8              | FREQ    | Connect a resistor between FREQ and GND to set the switching frequency.                                                                                                                                                                                                                                        |  |
| 11             | 9              | PG      | Power good output. The output of PG is an open drain.                                                                                                                                                                                                                                                          |  |
| 12             | 10             | ILIM    | <b>Sense voltage limit set.</b> The voltage at ILIM sets the nominal sense voltage at the maximum output current. There are three fixed options: float, VCC1, and GND.                                                                                                                                         |  |
| 13             | 11             | SYNCO   | SYNCO outputs an out-of-phase 180°clock when the part works in CCM for dual-channel operation.                                                                                                                                                                                                                 |  |
| 14             | 12             | SENSE-  | <b>Negative input for the current sense.</b> The sensed inductor current limit threshold is determined by the status of ILIM.                                                                                                                                                                                  |  |
| 15             | 13             | SENSE+  | <b>Positive input for the current sense.</b> The sensed inductor current limit threshold is determined by the status of ILIM.                                                                                                                                                                                  |  |
| 16             | 14             | PGND    | <b>High-current ground reference for the internal low-side switch driver</b><br><b>and the VCC1 regulator circuit.</b> Connect PGND directly to the negative<br>terminal of the VCC1 decoupling capacitor.                                                                                                     |  |



| TSSOP<br>Pin # | QFN20<br>Pin # | Name | Description                                                                                                                                                                                                                                          |
|----------------|----------------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 17             | 15             | BG   | <b>Bottom gate driver output.</b> Connect BG to the gate of the synchronous N-channel MOSFET.                                                                                                                                                        |
| 18             | 16             | SW   | <b>Switch node.</b> SW is the reference for the $V_{BST}$ supply and high-current returns for the bootstrapped switch.                                                                                                                               |
| 19             | 17             | TG   | <b>Top gate drive.</b> TG drives the gate of the top N-channel synchronous MOSFET. The TG driver draws power from the BST capacitor and returns to SW, providing a true floating drive to the top N-channel MOSFET.                                  |
| 20             | 18             | BST  | <b>Bootstrap.</b> BST is the positive power supply for the internal, floating, high-<br>side MOSFET driver. Connect a bypass capacitor between BST and SW.<br>A diode from VCC1 to BST charges the BST capacitor when the low-side<br>switch is off. |

## **PIN FUNCTIONS** (continued)







Figure 1: Time Sequence



## **OPERATION**

The MP2908A is a high-performance, stepdown, synchronous DC/DC controller IC with a wide input voltage range. It implements current mode and switching frequency programmable control architecture to regulate the output voltage with external N-channel MOSFETs.

The MP2908A senses the voltage at FB; the difference between the FB voltage and an internal 0.8V reference is amplified to generate an error voltage on COMP. This is used as a threshold for the current sense comparator with a slope compensation ramp.

Under normal load conditions, the controller operates in full PWM mode (see Figure 2). At the beginning of each oscillator cycle, the top gate driver is enabled. The top gate turns on for a period determined by the duty cycle. When the top gate turns off, the bottom gate turns on after a dead time and remains on until the next clock cycle begins.

There is an optional power-save mode for lightload or no-load conditions.

## Advanced Asynchronous Mode (AAM)

The MP2908A employs AAM functionality to optimize efficiency during light-load or no-load conditions (see Figure 2). It is enabled when CCM/AAM is at a low level by connecting an appropriate resistor to GND to ensure that  $V_{AAM}$  is no less than 480mV. See Equation (1):

$$V_{AAM} (mV) = I_{AAM} (\mu A) \times R_{AAM} (k\Omega)$$
 (1)

Where I<sub>AAM</sub> is the CCM/AAM output current.

The CCM/AAM output current ( $I_{AAM}$ ) is shown in Equation (2). AAM is disabled when CCM/AAM is floating or connected to VCC1.

$$I_{AAM} (\mu A) = 600 (mV) / R_{FREQ} (k\Omega)$$
 (2)

If AAM is enabled, the MP2908A first enters non-synchronous operation as long as the inductor current approaches zero at light-load. If the load decreases further to make the COMP voltage drop below the CCM/AAM voltage ( $V_{AAM}$ ), the MP2908A enters AAM. In AAM, the internal clock resets whenever  $V_{COMP}$  crosses over  $V_{AAM}$ ; the crossover time is the benchmark for the next clock cycle. When the load increases and the DC value of  $V_{COMP}$  is higher

than  $V_{AAM}$ , the operation mode is DCM or CCM, which has a constant switching frequency.



Figure 2: AAM and PWM

## Floating Driver and Bootstrap Charging

The floating top gate driver is powered by an external bootstrap capacitor ( $C_{BST}$ ), which is normally refreshed when the high-side MOSFET (HS-FET) turns off. This floating driver has its own UVLO protection. This UVLO's rising threshold is 3.05V with a hysteresis of 170mV.

If the BST voltage is lower than the bootstrap UVLO, the MP2908A enters constant-off-time mode to ensure that the BST cap is high enough to drive the HS-FET.

## VCC1 Regulator and VCC2 Power Supply

Both the top and bottom MOSFET drivers and most of the internal circuitries are powered by the VCC1 regulator. An internal, low, dropout linear regulator supplies VCC1 power from VIN. Connect a ceramic capacitor  $4.7\mu$ F or smaller from VCC1 to GND.

If VCC2 is left open or connected to a voltage less than 4.5V, an internal 5V regulator supplies power to VCC1 from  $V_{IN}$ . If VCC2 is greater than 4.5V, the internal regulator that supplies power to VCC1 from VCC2 is triggered.

If VCC2 is greater than 4.5V but less than 5V, the 5V regulator is in dropout, and VCC1 is approximately equal to VCC2. Using the VCC2 power supply allows the VCC1 power to be derived from a high-efficiency external source, such as one of the MP2908A's switching regulator outputs.

www.MonolithicPower.com

MPS Proprietary Information. Patent Protected. Unauthorized Photocopy and Duplication Prohibited. © 2016 MPS. All Rights Reserved.



## Error Amplifier

The error amplifier compares the FB voltage with the internal 0.8V reference (REF) and outputs a current proportional to the difference between the two input voltages. This output current is then used to charge or discharge the external compensation network to form the COMP voltage, which is used to control the power MOSFET current. Adjusting the compensation network from COMP to GND optimizes the control loop for good stability or fast transient response.

## **Current Limit Function**

There are three fixed current limit options: 25mV, when ILIM is connected to GND; 50mV, when ILIM is connected to VCC1; and 75mV, when ILIM is floating.

When the peak value of the inductor current exceeds the set current limit threshold, the output voltage begins dropping until FB is 37.5% below the reference. The MP2908A enters hiccup mode to restart the part periodically. The frequency is lowered when FB is below 0.4V. This protection mode is especially useful when the output is dead-shorted to ground. The average short-circuit current is reduced greatly to alleviate thermal issues. The MP2908A exits hiccup mode once the over-current condition is removed.

## Low Dropout Operation

In low dropout mode, the MP2908A is designed to operate in a HS fully on mode as long as the voltage difference across BST - SW is greater than 3.05V, improving dropout. When the voltage from BST to SW drops below 3.05V, an under-voltage lockout (UVLO) circuit turns off the high-side MOSFET (HS-FET). At the same time, the low-side MOSFET (LS-FET) turns on to refresh the charge on the BST capacitor. After the BST capacitor voltage is re-charged, the HS-FET turns on again to regulate the output. Since the supply current sourced from the BST capacitor is low, the HS-FET can remain on for more switching cycles than are refresh the BST capacitor. required to increasing the effective duty cycle of the switching regulator. The low dropout operation makes the MP2908A suitable for automotive cold-crank.

#### Power Good (PG) Function

The MP2908A includes an open-drain power good output that indicates whether the regulator's output is within  $\pm 10\%$  of its nominal value. When the output voltage falls outside of this range, the PG output is pulled low. It should be connected to a voltage source no more than 5V through a resistor (e.g.,  $100k\Omega$ ). The PG delay time is 25µs.

#### Soft Start (SS)

The soft start (SS) is implemented to prevent the converter output voltage from overshooting during start-up. When the chip starts, the internal circuitry generates a soft-start voltage that ramps up from 0V to 1.2V. When it is lower than the internal reference (REF), SS overrides REF, so the error amplifier uses SS as the reference. When SS is higher than REF, REF regains control.

An external capacitor connected from SS to SGND is charged from an internal  $4\mu$ A current source, producing a ramped voltage. The softstart time ( $t_{SS}$ ) is set by the external SS capacitor and can be calculated by Equation (3):

$$t_{ss}(ms) = \frac{C_{ss}(nF) \times V_{REF}(V)}{I_{ss}(\mu A)}$$
(3)

Where  $C_{SS}$  is the external SS capacitor,  $V_{REF}$  is the internal reference voltage (0.8V), and  $I_{SS}$  is the 4µA SS charge current. There is no internal SS capacitor. SS is reset when a fault protection other than OVP occurs.

## Output Over-Voltage Protection (OVP)

The output over-voltage is monitored by the FB voltage. If the FB voltage is typically 10% higher than the reference, the MP2908A enters discharge mode: the HS-FET turns off, and the LS-FET turns on. The LS-FET remains on until the reverse current limit is triggered. The LS-FET then turns off, and the inductor current increases to 0. The LS-FET is turned on again after ZCD is triggered. The MP2908A works in discharge mode until the over-voltage condition is cleared.

MP2908A Rev. 1.01 1/27/2016



#### **EN/SYNC** Control

The MP2908A has a dedicated enable (EN/SYNC) control. It uses a bandgapgenerated precision threshold of 1.22V. By pulling it high or low, the IC can be enabled or disabled. To disable the part, EN/SYNC must be pulled low for at least 15µs.

Tie EN/SYNC to VIN through a resistor divider R5 and R6 to program the VIN start-up threshold (see Figure 3). The EN/SYNC threshold is 1.09V (falling edge), so the V<sub>IN</sub> UVLO threshold is  $1.09V \times (1 + R5/R6)$ .



Figure 3: EN Resistor Divider

#### Synchronize

The MP2908A can be synchronized to an external clock ranging from 100kHz up to 1000kHz through EN/SYNC. The internal clock rising edge is synchronized to the external clock rising edge. The pulse width (both on and off) of the external clock signal should be no less than 100ns.

## Under-Voltage Lockout (UVLO)

Under-voltage lockout (UVLO) is implemented to protect the chip from operating at insufficient input supply voltages. The MP2908A UVLO rising threshold is about 4.5V while its falling threshold is a consistent 3.7V.

#### **Thermal Protection**

Thermal protection prevents damage to the IC from excessive temperatures. The die temperature is monitored internally until the thermal limit is reached. When the silicon die temperature is higher than 170°C, the entire chip shuts down. When the temperature is below its lower threshold (typically 20°C), the chip is enabled again.

#### Start-Up and Shutdown

If both VIN and EN/SYNC are higher than their respective thresholds, the chip starts up. The reference block starts first, generating stable reference voltages and currents. The internal regulator is then enabled. The regulator provides a stable supply for the remaining circuitry.

Three events can shut down the chip: EN low, VIN low, and thermal shutdown. During the shutdown procedure, the signal path is blocked first to avoid any fault triggering. The COMP voltage and the internal supply rail are then pulled down. The floating driver is not subjected to this shutdown command.

#### Pre-Bias Start-Up

If SS is less than FB at start-up, the output has a pre-bias voltage and neither TG nor BG is turned on until SS is greater than FB.





Figure 4: Block Diagram



## **APPLICATION INFORMATION**

#### Setting the Output Voltage

The external resistor divider is used to set the output voltage (see Figure 5).



#### Figure 5: External Resistor Divider

If R17 is known, then R18 can be calculated with Equation (4):

$$R_{18} = \frac{R_{17}}{\frac{V_{OUT}}{0.8V} - 1}$$
(4)

Table 1 lists the recommended feedback resistor values for common output voltages.

 Table 1: Resistor Selection for Common Output

 Voltages (needs callout)

| V <sub>OUT</sub> (V) | R17 (kΩ)  | R18 (kΩ) |
|----------------------|-----------|----------|
| 3.3                  | 37.4 (1%) | 12 (1%)  |
| 5                    | 63.4 (1%) | 12 (1%)  |
| 12                   | 169 (1%)  | 12 (1%)  |

#### **Setting Current Sensing**

The MP2908A has three fixed current limit options: 25mV, when ILIM is connected to GND; 50mV, when ILIM is connected to VCC1; and 75mV, when ILIM is floating.

The current sense resistor ( $R_{SENSE}$ ) monitors the inductor current. Its value is chosen based on the current limit threshold. The relationship between the peak inductor current ( $I_{pk}$ ) and  $R_{SENSE}$  can be calculated with Equation (5):

$$R_{\text{SENSE}} = \frac{V_{\text{ILIMIT}}}{\text{Ipk}}$$
(5)

The typical values for  $R_{\text{SENSE}}$  are in the range of  $10m\Omega$  to  $50m\Omega$ .

#### Programmable Switching Frequency

Consider different variables when choosing the switching frequency. A high frequency increases switching losses and gate charge losses while a

low frequency requires more inductance and capacitance, resulting in larger real estate and higher cost. It is a trade off between power loss and passive component size. In noise-sensitive applications, the switching frequency should be out of a sensitive frequency band.

The MP2908A's frequency can be programmed from 100kHz to 1000kHz with a resistor from FREQ to SGND (see Table 2). The value of  $R_{FREQ}$  for a given operating frequency can be calculated with Equation (6):

$$\mathsf{R}_{\mathsf{FREQ}}(\mathsf{k}\Omega) = \frac{20000}{\mathsf{f}_{\mathsf{s}}(\mathsf{k}\mathsf{Hz})} - 1 \tag{6}$$

To get  $f_s = 500$ kHz, set  $R_{FREQ}$  to 39k $\Omega$ .

Table 2: Frequency vs. Resistor

| Resistor (kΩ) | Frequency (kHz) |
|---------------|-----------------|
| 65            | 300             |
| 39            | 500             |
| 19            | 1000            |

## V<sub>cc</sub> Regulator Connection

VCC1 can be powered from both VIN and VCC2. If connecting VCC2 to an external power supply to improve the overall efficiency, VCC2 should be larger than 4.5V but smaller than 12V (see Figure 6).



Figure 6: Internal Circuitry of VCC2



If  $V_{OUT}$  is higher than 4.5V but less than 12V, VCC2 can be connected to  $V_{OUT}$  directly (see Figure 7).



Figure 7: Configuration of VCC2 Connecting to Vout

#### Selecting the Inductor

An inductor with a DC current rating at least 25% higher than the maximum load current is recommended for most applications. A larger value inductor results in less ripple current and a lower output ripple voltage. However, the larger value inductor also has a larger physical size, higher series resistance, and lower saturation current. Choose the inductor ripple current approximately 30% of the maximum load current. The inductance value can be then be calculated with Equation (7):

$$L = \frac{V_{OUT} \times (V_{IN} - V_{OUT})}{V_{IN} \times \Delta I_L \times f_S}$$
(7)

Where  $V_{OUT}$  is the output voltage,  $V_{IN}$  is the input voltage, f<sub>S</sub> is the 300kHz switching frequency, and  $\Delta I_{l}$  is the peak-to-peak inductor ripple current.

The maximum inductor peak current can be calculated with Equation (8):

$$I_{L(MAX)} = I_{LOAD} + \frac{\Delta I_{L}}{2}$$
 (8)

Where ILOAD is the load current.

#### Input Capacitor Selection

Since the input capacitor absorbs the input switching current, it requires an adequate ripple current rating. The selection of the input capacitor is based mainly on its maximum ripple

current capability. The RMS value of the ripple current flowing through the input capacitor can be calculated with Equation (9):

$$I_{\text{RMS}} = I_{\text{LOAD}} \sqrt{\frac{V_{\text{OUT}}}{V_{\text{IN}}} (1 - \frac{V_{\text{OUT}}}{V_{\text{IN}}})}$$
(9)

The worst-case condition occurs at  $V_{IN} = 2V_{OUT}$ , shown in Equation (10):

$$I_{\rm RMS} = I_{\rm LOAD}/2$$
(10)

The input capacitor must be capable of handling this ripple current.

## **Output Capacitor Selection**

The output capacitor keeps the output voltage The output capacitor impedance should be low at the switching frequency. The output voltage ripple can be estimated with Equation (11):

$$\Delta V_{\text{OUT}} = \frac{V_{\text{OUT}}}{f_{\text{S}} \times L} \times \left(1 - \frac{V_{\text{OUT}}}{V_{\text{IN}}}\right) \times \left(R_{\text{ESR}} + \frac{1}{8 \times f_{\text{S}} \times C_{\text{O}}}\right)$$
(11)

Where C<sub>o</sub> is the output capacitance value and R<sub>ESR</sub> is the equivalent series resistance (ESR) value of the output capacitor.

For tantalum or electrolytic capacitor application, the ESR dominates the impedance at the switching frequency. Formula 11 can then be approximated with Equation (12):

$$\Delta V_{\text{OUT}} = \frac{V_{\text{OUT}}}{f_{\text{S}} \times L} \times \left(1 - \frac{V_{\text{OUT}}}{V_{\text{IN}}}\right) \times R_{\text{ESR}}$$
(12)

## **Compensation Components**

The MP2908A employs current-mode control for easy compensation and fast transient response. COMP is the output of the internal error amplifier and controls system stability and transient response. A series capacitor-resistor combination sets a pole-zero combination to control the control system's characteristics. The DC gain of the voltage feedback loop can be calculated with Equation (13):

$$A_{VDC} = R_{LOAD} \times G_{CS} \times A_{O} \times \frac{V_{FB}}{V_{OUT}}$$
(13)

Where  $A_0$  is the error-amplifier voltage gain 3000V/V, G<sub>CS</sub> is the current-sense transconductance  $1/(12xR_{SENSE})$  (A/V), and  $R_{LOAD}$ is the load resistor value.





Figure 8: Compensation Network

The system has two important poles: one from the compensation capacitor (C4) and the output resistor of the error amplifier and the other from the output capacitor and the load resistor (see Figure 8). These poles can be calculated with Equation (14) and Equation (15):

$$f_{P1} = \frac{G_m}{2\pi \times C4 \times A_o}$$
(14)

$$f_{P2} = \frac{1}{2\pi \times Co \times R_{LOAD}}$$
(15)

Where  $G_m$  is the error-amplifier transconductance 500 $\mu$ A/V, and Co is the output capacitor.

The system has one important zero due to the compensation capacitor and the compensation resistor (R7), and can be calculated with Equation (16):

$$f_{Z1} = \frac{1}{2\pi \times C4 \times R7}$$
(16)

The system may have another significant zero if the output capacitor has a large capacitance or a high ESR value, and can be calculated with Equation (17):

$$f_{ESR} = \frac{1}{2\pi \times Co \times R_{ESR}}$$
(17)

In this case, a third pole set by the compensation capacitor (C5) and the compensation resistor can compensate for the effect of the ESR zero. This pole is calculated with Equation (18):

$$f_{P3} = \frac{1}{2\pi \times C5 \times R7}$$
(18)

The goal of the compensation design is to shape the converter transfer function for a desired loop gain. The system crossover frequency where the feedback loop has unity gain is important, since lower crossover frequencies result in slower line and load transient responses, and higher crossover frequencies lead to system instability. Set the crossover frequency to  $\sim 0.1 \times f_{SW}$ .

Follow the steps below to design the compensation:

1. Choose R7 to set the desired crossover frequency with Equation (19):

$$R7 = \frac{2\pi \times Co \times f_{C}}{G_{m} \times G_{CS}} \times \frac{V_{OUT}}{V_{FB}}$$
(19)

Where  $f_C$  is the desired crossover frequency.

2. Choose C4 to achieve the desired phase margin. For applications with typical inductor values, set the compensation zero  $(f_{Z1}) < 0.25 \text{ x} f_C$  to provide a sufficient phase margin. C4 is then calculated with Equation (20):

$$C4 > \frac{4}{2\pi \times R7 \times f_{c}}$$
(20)

 C5 is required if the ESR zero of the output capacitor is located at <0.5×f<sub>SW</sub>, or Equation (21) is valid:

$$\frac{1}{2\pi \times Co \times R_{ESR}} < \frac{f_{SW}}{2}$$
(21)

If this is the case, use C5 to set the pole ( $f_{P3}$ ) at the location of the ESR zero. Determine C5 with Equation (22):

$$C5 = \frac{Co \times R_{ESR}}{R7}$$
(22)



## **TYPICAL APPLICATION CIRCUITS**











**TSSOP-20 EP** 

## **PACKAGE INFORMATION**





#### **BOTTOM VIEW**



#### **RECOMMENDED LAND PATTERN**







#### DETAIL "A"

#### NOTE:

- 1) ALL DIMENSIONS ARE IN MILLIMETERS
- 2) PACKAGE LENGTH DOES NOT INCLUDE MOLD FLASH
- PROTRUSION OR GATE BURR
- 3) PACKAGE WIDTH DOES NOT INCLUDE INTERLEAD FLASH OR PROTRUSION.
- 4) LEAD COPLANARITY(BOTTOM OF LEADS AFTER FORMING'S SHALL BE 0.10 MILLIMETERS MAX
   5) DRAWING CONFORMS TO JEDEC MO.153, VARIATION ACT.
- 6) DRAWING IS NOT TO SCALE



## QFN-20 (3mmx4mm)



 $\begin{array}{c} 0.35 \\ \hline 0.45 \\ \hline 0.45 \\ \hline 0.30 \\ \hline 0.50 \\ BSC \\ \hline 11 \\ \hline 0.50 \\ \hline 11 \\ \hline 0.50 \\ \hline 0.50 \\ \hline 11 \\ \hline 0.50 \\ \hline 11 \\ \hline 0.50 \\ \hline 11 \\ \hline 0.50 \\ \hline 0.50 \\ \hline 11 \\ \hline 0.50 \\ \hline 0.$ 

**BOTTOM VIEW** 



**TOP VIEW** 

SIDE VIEW



## NOTE:

 ALL DIMENSIONS ARE IN MILLIMETERS.
 EXPOSED PADDLE SIZE DOES NOT INCLUDE MOLD FLASH.
 LEAD COPLANARITY SHALL BE 0.10 MILLIMETERS MAX.
 JEDEC REFERENCE IS MO-220.
 DRAWING IS NOT TO SCALE.

#### **RECOMMENDED LAND PATTERN**

**NOTICE:** The information in this document is subject to change without notice. Users should warrant and guarantee that third party Intellectual Property rights are not infringed upon when integrating MPS products into any application. MPS will not assume any legal responsibility for any said applications.