

MP3910

**Peak Current Mode** 

Boost PWM Controller with Programmable Frequency, External Soft Start, and Light Load Operation

## DESCRIPTION

The MP3910 is a Peak Current Mode PWM controller that can drive an external MOSFET capable of handling more than 10A current. It has a typical operational current of 288µA and can accommodate flyback, boost for non-isolated and isolated applications.

Current mode control provides inherently simple loop compensation and cycle-by-cycle current limit. Under-voltage lockout, soft-start, internal regulated supply and slope compensation are all provided to minimize the external component count.

While designed for Flyback applications, the MP3910 can also be used for other topologies including Boost, Forward and Sepic. The 1A gate driver minimizes the power loss of the external MOSFET while allowing the use of a wide variety of standard threshold devices. Additionally, MP3910 has pulse skipping mode function that improves the efficiency with light load or no load. It also provides hiccup protection for OLP, OVP and SCP condition.

The MP3910 is available in MSOP10 package.

## **FEATURES**

- 5V to 35V Supply Voltage Range<sup>(1)</sup>
- 1A 12V MOSFET Gate Driver
- External Soft-Start
- Pulse Skipping Operation with Light Load
- Programmable Switching Frequency (30kHz-to-400kHz)
- Frequency Synchronizable from 80kHz-to-400kHz
- Cycle-by-Cycle Current Limit
- Over Voltage Protection
- Short Circuit Protection
- Over Temperature Protection
- Available in an MSOP10 Package

## APPLICATIONS

- Telecom Isolated Power Supplies
- Brick Modules
- Off-line Controller
- General Step Up Applications

All MPS parts are lead-free and adhere to the RoHS directive. For MPS green status, please visit MPS website under Products, Quality Assurance page. "MPS" and "The Future of Analog IC Technology" are registered trademarks of Monolithic Power Systems, Inc..

Notes:

 Refer to "Operation/Internal VCC Regulation" section for <7V input voltage application.

## TYPICAL APPLICATION



1.11 www.MonolithicPower.com MPS Proprietary Information. Patent Protected. Unauthorized Photocopy and Duplication Prohibited. © 2014 MPS. All Rights Reserved.



## **ORDERING INFORMATION**

| Part Number* | Package | Top Marking |  |  |
|--------------|---------|-------------|--|--|
| MP3910GK     | MSOP10  | M3910       |  |  |

\* For Tape & Reel, add suffix -Z (e.g. MP3910GK-Z);

## PACKAGE REFERENCE



## ABSOLUTE MAXIMUM RATINGS <sup>(2)</sup>

| VIN to GND<br>VCC, GATE to GND<br>All Other Pins | –0.3V to 15V                              |  |  |
|--------------------------------------------------|-------------------------------------------|--|--|
| EN Pin Sink Current                              | 0.5mA <sup>(6)</sup>                      |  |  |
| Continuous Power Dissipation                     | n (T <sub>A</sub> = +25°C) <sup>(3)</sup> |  |  |
|                                                  | 0.83W                                     |  |  |
| Maximum Operating Frequent                       |                                           |  |  |
| Storage Temperature                              | 55°C to +150°C                            |  |  |
| Junction Temperature                             | 150°C                                     |  |  |
| Lead Temperature                                 | 260°C                                     |  |  |
| Recommended Operating Conditions <sup>(4)</sup>  |                                           |  |  |

### 

# Thermal Resistance <sup>(5)</sup> $\theta_{JA}$ $\theta_{JC}$

MSOP10 ..... 65... °C/W

#### Notes:

- 2) Exceeding these ratings may damage the device.
- 3) The maximum allowable power dissipation is a function of the maximum junction temperature T<sub>J</sub> (MAX), the junction-to-ambient thermal resistance θ<sub>JA</sub>, and the ambient temperature T<sub>A</sub>. The maximum allowable continuous power dissipation at any ambient temperature is calculated by P<sub>D</sub> (MAX) = (T<sub>J</sub> (MAX)-T<sub>A</sub>)/θ<sub>JA</sub>. Exceeding the maximum allowable power dissipation will cause excessive die temperature, and the regulator will go into thermal shutdown. Internal thermal shutdown circuitry protects the device from permanent damage.
- The device is not guaranteed to function outside of its operating conditions.
- 5) Measured on JESD51-7, 4-layer PCB.
- 6) Refer to "Enable/SYNC Control" section.



## **ELECTRICAL CHARACTERISTICS**

 $V_{IN}$  = 18V,  $T_J$  = -40°C to 125°C (typical value are tested at 25°C), unless otherwise noted.

| Parameters                            | Symbol                | Condition                                   | Min  | Тур     | Max  | Units |
|---------------------------------------|-----------------------|---------------------------------------------|------|---------|------|-------|
| Input Supply Management               |                       |                                             |      | <i></i> |      |       |
| VCC UVLO Threshold                    | V <sub>UVLO</sub>     | Rising edge                                 | 3.9  | 4.17    | 4.44 | V     |
| VCC UVLO Hysteresis                   | V <sub>UVLO HYS</sub> |                                             |      | 350     |      | mV    |
| Shut Down Current                     | I <sub>S</sub>        | V <sub>EN</sub> =0V                         |      |         | 1    | μA    |
| Quiescent Current                     | Ι <sub>Q</sub>        | V <sub>FB</sub> =1.5V                       |      | 288     | 523  | μA    |
| VCC Regulation Voltage                | V <sub>CC</sub>       | V <sub>cc</sub> Load=0mA to 10mA            | 10.8 | 11.8    | 12.8 | V     |
| Driving Signal                        |                       |                                             |      |         |      |       |
| Gate Driver Impedance                 |                       | I <sub>GATE</sub> =-20mA                    |      | 4.1     |      | Ω     |
| (Sourcing)                            |                       |                                             |      | 4.1     |      | 12    |
| Gate Driver Impedance                 |                       | I <sub>GATE</sub> =20mA                     |      | 2       |      | Ω     |
| (Sinking)                             |                       | IGATE-2011/A                                |      | 2       |      | 32    |
| Error Amplifier                       | i                     |                                             |      |         |      |       |
| Error Amplifier                       | G <sub>EA</sub>       | V <sub>FB</sub> is +-50mV from FB threshold |      | 0.56    |      | mA/V  |
| Transconductance                      | - EA                  | 1.26V, V <sub>COMP</sub> =1.5V              |      | 0.00    |      |       |
| Maximum Amplifier Output              |                       | Sourcing and sinking                        |      | 75      |      | μA    |
| Current                               |                       |                                             |      |         |      |       |
| COMP High Voltage                     |                       | $I_{\text{SENSE}}=0V, V_{\text{FB}}=1V$     |      | 2.4     |      | V     |
|                                       |                       | I <sub>SENSE</sub> =1V, Floating COMP       |      |         |      |       |
| Current Sense                         |                       | 1                                           |      | 1       |      |       |
| Current Comparator                    | T <sub>LEB</sub>      |                                             |      | 214     |      | ns    |
| Leading Edge Blanking <sup>(9)</sup>  |                       |                                             |      |         |      |       |
| ISENSE Limit                          | Vlimit                | TJ=25°C                                     | 163  | 185     | 206  | mV    |
| SCP Limit <sup>(7)</sup>              | V <sub>SCP</sub>      |                                             |      | 350     |      | mV    |
| Current Sense Amplifier               | G <sub>SENSE</sub>    | $\Delta V_{COMP} / \Delta V_{ISENSE}$       |      | 2.7     |      | V/V   |
| Gain                                  | OSENSE                |                                             |      |         |      | V / V |
| ISENSE Bias Current                   | I <sub>SENSE</sub>    | T <sub>J</sub> =25°C                        |      | 0.01    | 0.15 | μA    |
| PWM                                   |                       |                                             |      | -       |      |       |
| V <sub>COMP</sub> (Skipping Mode) (7) |                       | Pulse skipping mode operation               |      | 0.95    |      | V     |
|                                       |                       | threshold, V(comp)                          |      |         |      |       |
| Switching Frequency                   | F <sub>sw</sub>       | R <sub>T</sub> =6.81kΩ                      | 308  | 337     | 363  | kHz   |
|                                       | 1 500                 | R <sub>T</sub> =80.6kΩ                      | 25   | 30      | 35   | kHz   |
| Minimum ON Time                       | T <sub>ON-MIN</sub>   |                                             |      | 214     | 400  | ns    |
| Maximum Duty Cycle                    | D <sub>MAX</sub>      | R <sub>T</sub> =6.81kΩ                      | 93   | 95      |      | %     |
| Soft-start <sup>(8)</sup>             |                       |                                             |      |         |      |       |
| Charge Current                        | I <sub>SS</sub>       |                                             |      | 54      |      | μA    |
| Over Load Detection                   | -33                   |                                             |      |         |      |       |
| Discharge Current                     |                       |                                             |      | 17.8    |      | μA    |
| Discharge Current During              |                       |                                             |      |         |      |       |
| Protection                            |                       |                                             |      | 1.66    |      | μA    |
| Charged Threshold Voltage             |                       |                                             |      | 3.65    |      | V     |
| Over Load Shutdown                    |                       |                                             |      |         |      |       |
| Threshold Voltage                     |                       |                                             |      | 3.27    |      | V     |
| Protection Reset Threshold            |                       |                                             |      |         |      |       |
| Voltage                               |                       |                                             |      | 0.2     |      | V     |



## **ELECTRICAL CHARACTERISTICS** (continued)

 $V_{IN} = 18V$ ,  $T_{J} = -40^{\circ}C$  to  $125^{\circ}C$  (typical value are tested at  $25^{\circ}C$ ), unless otherwise noted.

| Parameters                            | Symbol                 | Condition                                      | Min   | Тур   | Max   | Units |
|---------------------------------------|------------------------|------------------------------------------------|-------|-------|-------|-------|
| Voltage Feedback Manager              | nent                   |                                                |       |       |       |       |
| Mode Detection Voltage <sup>(7)</sup> |                        |                                                |       | 185   |       | mV    |
| Mode Detection Current <sup>(7)</sup> |                        |                                                |       | 55    |       | μA    |
| Mode Detection Time <sup>(7)</sup>    |                        |                                                |       | 50    |       | μs    |
| FB Reference Voltage                  | V <sub>FB</sub>        | T <sub>J</sub> =25°C                           | 1.222 | 1.237 | 1.252 | V     |
| FB Relefence voltage                  | V FB                   | T <sub>J</sub> =-40°C to 125°C                 | 1.211 | 1.237 | 1.258 | V     |
| FB Bias Current                       | I <sub>FB</sub>        | V <sub>FB</sub> =1.237V, T <sub>J</sub> = 25°C |       | 0.01  | 0.15  | μA    |
| OVP Reference Level                   | V <sub>OVP</sub>       |                                                | 1.391 | 1.438 | 1.479 | V     |
| COMP Pull up Resistor                 |                        |                                                |       | 14.4  |       | kΩ    |
| COMP Pull up Voltage <sup>(7)</sup>   |                        |                                                |       | 3.6   |       | V     |
| Enable Control                        |                        |                                                |       |       |       |       |
| Enable Rising Threshold               | V <sub>EN-RISING</sub> | T <sub>J</sub> =25°C                           | 1.463 | 1.628 | 1.793 | V     |
| Enable Hysteresis                     | V <sub>EN-HYS</sub>    |                                                |       | 540   |       | mV    |
| Enable Turn-off Delay                 | T <sub>TD-OFF</sub>    |                                                |       | 20    |       | μs    |
| Enable Input Current                  | I <sub>EN</sub>        | V <sub>EN</sub> =3V                            |       | 2.5   | 5     | μA    |
| Thermal Protection                    |                        |                                                |       |       |       |       |
| Thermal Shutdown <sup>(7)</sup>       | T <sub>SD</sub>        |                                                |       | 160   |       | °C    |
| Thermal Hysteresis <sup>(7)</sup>     |                        |                                                |       | 20    |       | °C    |

Notes:

7) Guaranteed by engineering sample characterization.

8) Refer to "soft-start section" for detail function of discharge current and threshold voltage.

9) Same as Minimum On Time.



## **PIN FUNCTIONS**

| Pin # | Name    | Description                                                                                                                                                                                                                                                                                                                                                             |
|-------|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1     | GND     | Power ground pin which is gate driver return.                                                                                                                                                                                                                                                                                                                           |
| 2     | RT      | Switching frequency set pin. Connect a resistor from this pin to GND to set the switching frequency (30kHz~400kHz).                                                                                                                                                                                                                                                     |
| 3     | COMP    | Feedback pin for isolated solution. Error amplifier output pin for un-isolated solution.                                                                                                                                                                                                                                                                                |
| 4     | FB      | Feedback and OVP monitor pin with respective internal reference voltage for un-<br>isolated solution. OVP monitor pin for isolated solution. Connected to GND if not used<br>in isolated solution.                                                                                                                                                                      |
| 5     | EN/SYNC | On/off control Input. Internally connected to GND with $1M\Omega$ resistor. Apply an external clock higher than RT set frequency to the EN pin can synchronize the switching frequency.                                                                                                                                                                                 |
| 6     | SS      | Soft-start pin. Connect one capacitor between this pin and GND to control the duration of COMP voltage rising. It determines both the soft-start current, and hiccup protection delay.                                                                                                                                                                                  |
| 7     | ISENSE  | Current Sense and application mode (isolated/un-isolated) setting pin. At start-up, this pin will output one current signal and sense the voltage for mode setting detection. During normal operation, this pin will sense the voltage across sense resistor for current mode control, as well as cycle-by-cycle current limit, over load and short circuit protection. |
| 8     | VIN     | Input supply. Connect a bypass capacitor from this pin to GND                                                                                                                                                                                                                                                                                                           |
| 9     | VCC     | Internal 12V regulator output. Connect a capacitor between this pin to GND to bypass the internal regulator.                                                                                                                                                                                                                                                            |
| 10    | GATE    | This pin drives the external N-channel power MOSFET device.                                                                                                                                                                                                                                                                                                             |





#### MP3910 Rev. 1.11 11/6/2014

www.MonolithicPower.com MPS Proprietary Information. Patent Protected. Unauthorized Photocopy and Duplication Prohibited. © 2014 MPS. All Rights Reserved.



60

58

56

54

52

50

-50 -25 0 25 50 75 100 125 150 JUNCTION TEMPERATURE(°C)



## **TYPICAL CHARACTERISTICS** (continued)



## TYPICAL PERFORMANCE CHARACTERISTICS

 $V_{IN} = 48V$ ,  $V_{OUT} = 12V$ ,  $F_{SW} = 250$ kHz,  $T_A = 25^{\circ}$ C, unless otherwise noted.





#### VIN = 48V, VOUT = 12V, F<sub>SW</sub>=250kHz, T<sub>A</sub> = 25°C, unless otherwise noted. **Steady State Steady State** Startup Through VIN I<sub>OUT</sub>=0A I<sub>OUT</sub>=2.5A I<sub>OUT</sub>=0A V<sub>OUT</sub>/AC V<sub>OUT</sub>/AC 50mV/div. 50mV/div V<sub>OUT</sub> 5V/div. $V_{\mathsf{IN}}$ $V_{\text{IN}}$ 50V/div 50V/div $V_{IN}$ 20V/div. $\rm V_{SW}$ V<sub>SW</sub> $V_{SW}$ 50V/div. 50V/div. land birde 100V/div. I<sub>TRANS-PRI</sub> 1A/div. TRANS-PRI 5 A/div RANS-PRI 5A/div. 10ms/div. 4µs/div. 2ms/div.

## **TYPICAL PERFORMANCE CHARACTERISTICS** (continued)





MP3910 Rev. 1.11 11/6/2014

www.MonolithicPower.com MPS Proprietary Information. Patent Protected. Unauthorized Photocopy and Duplication Prohibited. © 2014 MPS. All Rights Reserved.









FUNCTION BLOCK DIAGRAM



Figure 1: Functional Block Diagram



## OPERATION

The MP3910 uses a programmable frequency, peak current mode architecture to regulate the feedback voltage. The operation of the MP3910 can be understood with the block diagram of Figure 1.

#### **PWM Operation**

At the beginning of each cycle the external Nchannel MOSFET is turned on, forcing the current in the inductor to increase. The current through the FET can be sensed and when the sum voltage of amplified ISENSE signal and slope signal rises above the voltage set by the COMP pin, the external FET is turned off. The inductor current then flows to the output capacitor through the schottky diode. The inductor current is controlled by the COMP voltage, which itself is controlled by the output voltage. Thus the output voltage controls the inductor current to satisfy the load. This current mode architecture improves transient response and control loop stability over voltage mode architecture.

#### **Pulse Skipping Mode**

At light load condition, the MP3910 goes into pulse skipping mode to improve light load efficiency. Pulse skipping decision is based on its internal COMP voltage. If COMP is lower than the internal sleep threshold with typical 0.95V, a PAUSE command is generated to block the turn-on clock pulse so the power MOSFET is turned off immediately, saving gate driving and switching losses. This PAUSE command also puts the whole chip into sleep mode, consuming very low guiescent current to further improve the light load efficiency. The gate driver output remains low until COMP voltage is higher than the sleep threshold, then PAUSE signal is reset so the chip is back into normal PWM operation.

#### Internal VCC Regulator

MP3910 operates with supply voltage from 7V to 35V. An internal regulator is applied to regulate the power at VCC pin for supplying the internal circuitry of the controller, including the gate driver. The regulator has a nominal output voltage of 12V at VCC pin and must be bypassed with no less than  $1\mu$ F capacitor.

When the Enable is high, the capacitor at VCC pin is charged through the VIN pin. VCC has its own UVLO protection. This UVLO's rising threshold is 4.17V with a hysteresis of 350mV. When the voltage at VCC pin crosses the VCC UVLO, the controller is enabled and all the internal circuitry is powered by VCC source. As the capacitor is charged, VCC voltage increases until reaching 12V regulated voltage if the VIN voltage is high enough.

When input voltage is lower than 12V, VCC voltage will be lower than Vin and 12V due to LDO drop. For normal startup, the input voltage should be higher than 7V. If Vcc and Vin is connected together, MP3910 can start-up from 5V but the max input voltage shouldn't be higher than 13 V. Vcc voltage can not be higher than Vin voltage if both Vin and Vcc are powered by external source because there is one diode from Vcc to Vin.

#### Feedback Loop Setting

To be coincident for different design in isolated and un-isolated application, MP3910 can feedback the output signal through either of FB pin or COMP pin by different setting on ISENSE pin.

For un-isolated application such as boost mode, MP3910 integrates one error amplifier which can amplify the output error signal from FB pin, COMP pin needs one RC network for compensation. For isolated application such as fly-back mode, the feedback signal from optocoupler has been amplified by secondary circuitry, directly connect the signal to COMP pin will make loop compensation much easier by eliminating the primary side amplifier.

The different feedback loop can be set by different ISENSE pin connection. At the beginning of part enabled, ISENSE pin will output 50us current pulse with typical value of 55uA, as showed in Figure2, if the reflected voltage on ISENSE pin is higher than 185mV, MP3910 will disable the internal error amplifier between FB and COMP pins and pull up COMP

pin to 3.6V source with  $14.4k\Omega$  resistor, the feedback signal can be connected to COMP pin directly. If the detection voltage is lower than 185mV, MP3910 will enable the internal error amplifier but turn off the pull up resistor. Then COMP pin is just one output pin of error amplifier and the feedback signal should be connected to FB pin.



Figure 2: Feedback Mode Setting

Generally, it is recommended to place one resistor with 5Kohm~10Kohm between ISENSE pin and current sense resistor for the feedback mode through directly COMP pin, and connect ISENSE pin to current sense resistor directly for feedback mode through FB pin.

### Soft-Start

MP3910 uses one external capacitor on SS pin to control COMP voltage rising for soft-start. When the chip starts, the capacitor on SS pin is charged by one 54uA current source at a slow pace set by the capacitance. When the SS voltage is lower than the external COMP voltage, SS overrides the COMP signal so the PWM comparator uses SS instead of COMP as the PWM turn off reference. When SS is higher than COMP voltage, COMP gains the control back and the soft start finishes. The soft-start can reduce voltage stresses and surge currents during start up, also prevent the converter output voltage from overshooting during startup. Soft start occurs during the start up time and protection recovery time after OLP, SCP and OVP. During normal condition, the SS voltage is clamped at 3.65V.

### **Programmable Oscillator**

The MP3910 oscillating frequency is set by an

external resistor from the RT pin to ground. The value of  $R_T$  can be estimated from:

$$R_{T} = \frac{2.35 \times 10^{3}}{f_{SW}}$$

 $R_{\scriptscriptstyle T}$  is in  $k\Omega$  and  $f_{\scriptscriptstyle SW}$  is in kHz.

The frequency setting resistor value shouldn't be too large for noise immunity consideration. It is recommended to set the frequency within 30kHz to 400kHz.

#### Enable/SYNC Control

EN/SYNC is a digital control pin that turns MP3910 on and off. Drive EN high to turn on the controller; drive it low to turn it off. An internal 1M $\Omega$  resistor from EN/SYNC to GND allows EN/SYNC to be floated to shut down the chip.

For external clock synchronization, connect a clock with a frequency higher than RT set frequency and between 80kHz to 400kHz, the internal clock rising edge will synchronize with the external clock rising edge. Select an external clock pulse signal with low level width less than 10µs, or else MP3910 may treat it as EN power off.

EN/SYNC pin can not be connected to voltage higher than 6V, when voltage source is higher than 6V, a pull up resistor is recommend. For resistor pull up condition, an internal zener diode clamps the voltage at EN/SYNC pin. The maximum pull-up current for the internal clamp zener (assuming clamped at 6V) should be less than 0.4mA. Typically 100k pull up resistor is recommended. There is no problem if the clamp voltage is distributed at higher than 6V if pull up current is less than 0.4mA.

### **Current Sense and Over Current Protection**

The MP3910 is peak current mode controller. The current through the external FET can be sensed through a sensing resistor used in series with the source terminal of FET. The sensed voltage on ISENSE pin is then amplified and fed to the high speed current comparator for the current mode control purpose. The current comparator takes this sensed voltage (plus slope compensation) as one of its inputs, then compares the power switch current with the COMP voltage. When the amplified current

www.MonolithicPower.com MPS Proprietary Information. Patent Protected. Unauthorized Photocopy and Duplication Prohibited. © 2014 MPS. All Rights Reserved.



signal is higher than the COMP voltage, the comparator output is low, turning off the power MOSFET.

If the voltage on the ISENSE pin exceeds the current-limit threshold voltage with typical value of 185mV, MP3910 will turn off the GATE output for that cycle, until the internal oscillator starts the next cycle, and sense current again. MP3910 limits the current of MOSFET cycle-by-cycle.

#### Over Load Protection (OLP)

The peak current is limited cycle-by-cycle, if the load continues increasing after triggering OCP protection, the output voltage will decrease and the peak current will trigger OCP every cycle. MP3910 set the over load detection by continue monitoring the ISENSE pin voltage.

Once the SS voltage is charged to 3.65V after start up, the OLP protection is enabled. If an OCP signal is detected, the soft-start charging current is disabled and one over current discharge source is enabled, the SS voltage drops with the rate of 17.8uA current. At the same time, one 50us one-shot timer is activated and it remains active for 50µs after the OCP condition stops. The 17.8uA discharge source cannot be turn off until the one-shot timer becomes inactive. If the OCP disappears before at least 50us prior than the SS capacitor discharging to 3.27V, MP3910 will run back to normal work condition and the SS capacitor will be re-charged to 3.65V with 54uA rate. If the SS capacitor is discharged to 3.27V, MP3910 will register it as over load condition and turn off the gate output until next re-start cycle. At the same time, 17.8uA discharge current is disabled and the 1.66uA over load discharge source is enabled. After the SS voltage is discharged to 0.2V, MP3910 will re-start up with new soft-start cycle. This is hiccup mode protection.

The OLP detection function is disabled after the SS voltage is discharged to be lower than 3.27V and it will be re-enabled after SS voltage is re-charged to 3.65V. So the OLP only occurs after the soft-start is completed.

When the output is shorted to the ground, the part works in OCP mode and current is limited cycle-by-cycle, the part may run into OLP protection.

But if the peak current cannot be limited by 185mV ISENSE voltage in every cycle due to leading edge blanking (LEB) time, the current may run out of control and transformer may run into saturation. If the monitored ISENSE voltage reaches 0.35V, the part will turn off the GATE out and run into hiccup mode by discharge SS capacitor with 1.66uA current. It will also restart up if SS voltage is discharged to 0.2V.

In case the short circuit is removed, the output voltage will recover only after the next new restart cycle.

For boost converter, it has no method to limit current from the input to the output in the condition of output short circuit. If protection from this type condition is desired, it is necessary to add some secondary protection circuit.

#### **Over Voltage Protection**

For isolated-flyback application, the positive of auxiliary winding plateau voltage is proportional to the output voltage, MP3910 features the over voltage protection by using the auxiliary winding voltage instead of directly monitoring the output voltage. The auxiliary voltage can be monitored by FB pin through resistor divider, once the voltage is higher than OVP reference voltage, MP3910 turns off the GATE output and discharge SS voltage with 1.66uA current until SS voltage is lower than 0.2V, then the part will initial one new re-start cycle.

To avoid the mis-trigger due to the oscillation of the leakage inductance and the parasitic capacitance, the OVP sampling has a  $T_{OVPS}$  blanking with 500ns typical value. For some oscillation condition, one external filter is necessary to work together with the 500ns LEB time.

For un-isolated solution, the DC output voltage is applied to FB pin and it can easily detect the OVP condition.

#### **Short Circuit Protection**



#### **Thermal Shutdown**

Thermal shutdown is implemented to prevent the chip from thermally running away. When the silicon die temperature is higher than its upper threshold, it shuts down the whole chip. When the temperature is lower than its lower threshold, thermal shutdown is gone so the chip is enabled again with a new start-cycle.

## **APPLICATION INFORMATION**

#### **COMPONENT SELECTION**

MP3910 can be used for topologies including Flyback, Boost and Sepic. Refer to figure 5 and below introduction for typical external component selection of boost converter.

#### Setting the Output Voltage

Set the output voltage by selecting the resistive voltage divider ratio. If we use  $10k\Omega$  for the low-side resistor (R<sub>FBL</sub>) of the voltage divider, we can determine the high-side resistor (R<sub>FBH</sub>) by the equation:

$$\boldsymbol{R}_{\text{FBH}} = \frac{\boldsymbol{R}_{\text{FBL}} \times (\boldsymbol{V}_{\text{OUT}} - \boldsymbol{V}_{\text{REF}})}{\boldsymbol{V}_{\text{REF}}}$$

Where  $V_{OUT}$  is the output voltage

For R<sub>FBL</sub>=10k $\Omega$ , V<sub>OUT</sub>=24V and V<sub>REF</sub>=1.237V, then R<sub>FBH</sub>=182k $\Omega$ .

#### Selecting the Soft-start Capacitor

MP3910 ramps external capacitor voltage on SS pin to control COMP voltage, which determines inductor peak current. The SS pin voltage can be calculated by blew equation:

$$Vss = \frac{54\mu A}{C_{ss}} \times T_{ss}$$

When OLP, SCP, OVP occurs, the SS acts as a timer. Once the protection occurs, the 1.66uA current discharges SS cap for hiccup protection.

#### Selecting the Input Capacitor

An input capacitor is required to supply the AC ripple current to the inductor, while limiting noise at the input source. A low ESR capacitor is required to keep the noise to the IC at a minimum. Ceramic capacitors are preferred, but tantalum or low-ESR electrolytic capacitors may also suffice. When using tantalum or electrolytic capacitors, a small high quality ceramic capacitor, i.e. 0.1uF, should be place close to IC. The capacitance for boost input can be calculated as:

$$C_{\rm IN} \approx \frac{\Delta I}{8 \times \Delta V_{\rm IN} \times F_{\rm SW}}$$

Where  $\Delta I$  is the peak-to-peak inductor ripple current and  $\Delta V_{IN}$  is the input voltage ripple.

#### Selecting the Output Capacitor

The output capacitor maintains the DC output voltage. For best results, use low-ESR capacitors to minimize the output voltage ripple.

The output capacitor's characteristics also affect system stability. For best results, use ceramic, tantalum, or low-ESR electrolytic capacitors. For ceramic capacitors, the capacitance dominates the impedance at the switching frequency, and so the output voltage ripple is mostly independent of the ESR. The output voltage ripple is estimated as:

$$\Delta V_{\text{OUT}} \approx I_{\text{LOAD}} \times \frac{1 - \frac{V_{\text{IN}}}{V_{\text{OUT}}}}{C_{\text{OUT}} \times F_{\text{SW}}}$$

Where  $\Delta V_{OUT}$  is the output ripple voltage, V<sub>IN</sub> and V<sub>OUT</sub> are the DC input and output voltage, respectively, ILOAD is the load current, Fsw is the switching frequency, and C<sub>OUT</sub> is the value of the output capacitor.

For tantalum or low-ESR electrolytic capacitors, the ESR dominates the impedance at the switching frequency, so the output ripple is estimated as:

$$\Delta V_{\text{OUT}} \approx I_{\text{LOAD}} \times \frac{1 - \frac{V_{\text{IN}}}{V_{\text{OUT}}}}{C_{\text{OUT}} \times F_{\text{SW}}} + \frac{I_{\text{LOAD}} \times R_{\text{ESR}} \times V_{\text{OUT}}}{V_{\text{IN}}}$$

Where RESR is the equivalent series resistance of the output capacitors. Choose an output capacitor that satisfies the output ripple and load transient requirements of the design.

# Selecting the Inductor and Current Sensing Resistor

The inductor is required to transfer the energy between the input source and the output capacitors. A larger value inductor results in less ripple current that results in lower peak inductor current, and therefore reduces the stress on the power MOSFET. However, the larger value inductor has a larger physical size, higher series resistance, and lower saturation current.

A good rule of thumb is to allow the peak-topeak ripple current to be approximately 30-50% of the maximum input current. Make sure that the peak inductor current is below 80% of the IC's maximum current limit at the operating duty cycle to prevent loss of regulation. Make sure that the inductor does not saturate under the worst-case load transient and startup conditions. The required inductance value can be calculated by:

$$\begin{split} L \approx \frac{V_{\text{IN}} \times (V_{\text{OUT}} - V_{\text{IN}})}{V_{\text{OUT}} \times F_{\text{SW}} \times \Delta I} \\ I_{\text{IN}} = \frac{V_{\text{OUT}} \times I_{\text{LOAD}}}{V_{\text{IN}} \times \eta} \\ \Delta I = (30\% - 50\%) \times I_{\text{IN}} \end{split}$$

Where  $I_{LOAD}$  is the load current,  $\Delta I$  is the peakto-peak inductor ripple current and  $\eta$  is the efficiency. For a typical design, boost converter efficiency can reach 85%~95%.

The switch current is usually used for the peak current mode control. In order to avoid hitting the current limit, the voltage across the sensing resistor RSENSE should be less than 80% of the worst case current limit voltage, 185mV.

$$\mathsf{R}_{\mathsf{SENSE}} = \frac{0.8 \times 0.185}{\mathsf{I}_{\mathsf{L}(\mathsf{PEAK})}}$$

Where  $I_{\text{L}(\text{PEAK})}$  is the peak value of the inductor current.

#### Selecting the Power MOSFET

The MP3910 is capable of driving a wide variety of N-Channel power MOSFETS. The critical parameters of selecting a MOSFET are:

- 1. Maximum drain to source voltage, VDS(MAX)
- 2. Maximum current, ID(MAX)
- 3. On-resistance, RDS(ON)
- 4. Gate source charge Q<sub>GS</sub> and gate drain charge Q<sub>GD</sub>
- 5. Total gate charge, QG
- 6. Turn on threshold  $V_{TH}$

Ideally, the off-state voltage across the MOSFET is equal to boost output voltage. Considering the voltage spike when it turns off, V<sub>DS(MAX)</sub> should be greater than 1.5 times of the output voltage.

The maximum current through the power MOSFET happens when the input voltage is minimum and the output power is maximum. The maximum RMS current through the MOSFET is given by:

$$I_{\text{RMS}} = I_{\text{IN}} \times \sqrt{\frac{V_{\text{OUT}} - V_{\text{IN}}}{V_{\text{OUT}}}}$$

The current rating of the MOSFET should be greater than 1.5 times IRMS,

The on resistance of the MOSFET determines the conduction loss, which is given by:

$$\mathbf{P}_{\text{LOSS}} = \mathbf{I}_{\text{RMS}}^2 \times \mathbf{R}_{\text{DS(ON)}} \times \mathbf{K}$$

Where K is the on-resistance temperature coefficient of the MOSFET. So it is smaller, it is better.

The switching loss is related to Q<sub>GD</sub> and Q<sub>GS1</sub> which determine the commutation time. Q<sub>GS1</sub> is the charge between the threshold voltage and the plateau voltage when a driver charges the gate, which can be read in the chart of V<sub>GS</sub> vs. Q<sub>G</sub> of the MOSFET datasheet. Q<sub>GD</sub> is the charge during the plateau voltage. These two parameters are needed to estimate the turn on and turn off loss.

$$P_{\text{SW}} = \frac{Q_{\text{GS1}} \times R_{\text{G}}}{V_{\text{DR}} - V_{\text{TH}}} \times V_{\text{DS}} \times I_{\text{IN}} \times F_{\text{SW}} + \frac{Q_{\text{GD}} \times R_{\text{G}}}{V_{\text{DR}} - V_{\text{PLT}}} \times V_{\text{DS}} \times I_{\text{IN}} \times F_{\text{SW}}$$

Where  $V_{TH}$  is the threshold voltage,  $V_{PLT}$  is the plateau voltage,  $R_G$  is the gate resistance,  $V_{DS}$  is the drain-source voltage. Please note that the switching loss is the most difficult part in the loss estimation. The formula above provides a simple physical expression.

On the other hand, small  $Q_G$  will cause fast turn on/off speed which determines the spike and kick.

The turn on threshold voltage  $V_{TH}$  is also important. GATE pin is powered by  $V_{CC}$  power, so the  $V_{TH}$  must be lower than  $V_{CC}$  voltage. For worst case,  $V_{CC}$  voltage is at the 3.55V falling UVLO, so the MOSFET  $V_{TH}$  should be much lower than this voltage to get enough driving capability.

#### Selecting the Diode

The boost output rectifier diode supplies current to the inductor when the MOSFET is off. Use a Schottky diode to reduce losses due to the diode forward voltage and recovery time. The diode should be rated for a reverse voltage greater than the expected output voltage. The average current rating must exceed the maximum expected load current, and the peak current rating must exceed the peak inductor current.

### **Boost Converter Compensation Design**

The output of the transconductance error amplifier (COMP) is used to compensate the regulation control system. The system uses two poles and one zero to stabilize the control loop. The poles are  $F_{P1}$ , which is set by the output capacitor ( $C_{OUT}$ ) and load resistance, and  $F_{P2}$ 

www.MonolithicPower.com

MPS Proprietary Information. Patent Protected. Unauthorized Photocopy and Duplication Prohibited. © 2014 MPS. All Rights Reserved. MP3910 – PEAK CURRENT MODE BOOST CONTROLLER

mps.

which starts from origin. The zero ( $F_{Z1}$ ) is set by the compensation capacitor ( $C_{COMP}$ ) and the compensation resistor ( $R_{COMP}$ ). These parameters are determined by the equations:

$$F_{P1} = \frac{1}{2 \times \pi \times C_{OUT} \times R_{LOAD}}$$
$$F_{Z1} = \frac{1}{2 \times \pi \times C_{COMP} \times R_{COMP}}$$

Where RLOAD is the load resistance.

The DC mid-band loop gain is:

$$A_{_{VDC}} = \frac{0.5 \times G_{_{EA}} \times V_{_{IN}} \times R_{_{LOAD}} \times V_{_{REF}} \times R_{_{COMP}}}{V_{_{OUT}}^2 \times R_{_{SENSE}} \times G_{_{SENSE}}}$$

Where  $V_{\text{REF}}$  is the voltage reference, 1.237V.  $G_{\text{SENSE}}$  is the current sense amplifier gain and  $G_{\text{EA}}$  is the error amplifier transconductance.

The ESR zero in this example locates at very high frequency. Therefore, it is not taken into design consideration.

There is also a right-half-plane zero ( $F_{RHPZ}$ ) that exists in continuous conduction mode (inductor current does not drop to zero on each cycle) step-up converters. The frequency of the right half plane zero is:

$$F_{RHPZ} = \frac{V_{IN}^2 \times R_{LOAD}}{2 \times \pi \times L \times V_{OUT}^2}$$

The right-half-plane zero increases the gain and reduces the phase simultaneously, which results in smaller phase margin and gain margin. The worst case happens at the condition of minimum input voltage and maximum output power.

In order to achieve system stability,  $F_{z1}$  is placed close to  $F_{P1}$  to cancel the pole.  $R_{COMP}$  is adjusted to change the voltage gain. Make sure the bandwidth  $F_C$  is about 1/10 of the lower one of the ESR zero and the right-half-plane zero.

$$\frac{1}{2 \times \pi \times C_{\text{OUT}} \times R_{\text{LOAD}}} = \frac{1}{2 \times \pi \times C_{\text{COMP}} \times R_{\text{COMP}}}$$
$$R_{\text{COMP}} = \frac{V_{\text{OUT}}^2 \times 2 \times \pi \times C_{\text{OUT}} \times F_{\text{C}} \times R_{\text{SENSE}} \times G_{\text{SENSE}}}{G_{\text{EA}} \times V_{\text{REF}} \times V_{\text{IN}}}$$

Based on these equations,  $R_{\text{COMP}}$  and  $C_{\text{COMP}}$  can be solved.

In cases where the ESR zero is in a relatively low frequency region and results in insufficient gain margin, an optional capacitor ( $C_{POLE}$ )

should be added between COMP pin and GND. Then a pole, formed by  $C_{\text{POLE}}$  and  $R_{\text{COMP}}$ , should be placed at the ESR zero to cancel the adverse effect.

$$C_{\text{POLE}} = \frac{1}{2 \times \pi \times R_{\text{COMP}} \times F_{\text{ESRZ}}}$$

#### **PCB Layout Guide**

High frequency switching regulators require very careful layout for stable operation and low noise. For boost topology layout:

- 1. Keep the high current path as short as possible between the MOSFET drain, output diode, output capacitor and current sense resistor for minimal noise and ringing.
- 2. The VCC capacitor must be placed close to the VCC pin for best decoupling.
- 3. All feedback components must be kept close to the FB pin to prevent noise injection on the FB pin trace.
- 4. The ground return of the input and output capacitors should be tied to the GND pin with single point connection.

Refer to Figure 3 for boost layout, which is referenced to schematic in Figure 5



Top Layer

www.MonolithicPower.com MPS Proprietary Information. Patent Protected. Unauthorized Photocopy and Duplication Prohibited. © 2014 MPS. All Rights Reserved.







**Bottom Layer** Figure 3: Boost PCB Layout



**Top Layer** 



**Bottom Layer** Figure 4: Fly-back PCB Layout

For flyback topology PCB layout:

- 1. Keep the input loop as short as possible between input cap, transformer, MOSFET, current sense resistor and GND plane for minimal noise and ringing.
- 2. Keep the output loop between rectifier diode, output cap and transformer as short as possible.
- 3. The clamp loop circuit between D<sub>SN</sub>, C<sub>SN</sub> and transformer should be as small as possible
- 4. The VCC capacitor must be placed close to the VCC pin for best decoupling.
- 5. The feedback trace should be far away from noise source such as drain of power FET.
- 6. Use single point connection between power GND and signal GND.

Refer to figure 4 for flyback layout, which is referenced to schematic on page 1. For more detail information, refer to flyback EVB datasheet.

#### **Design Example**

Below is a design example following the application guidelines for the specifications:

| able 1: Boost Design Example  |        |  |  |  |
|-------------------------------|--------|--|--|--|
| <b>V</b> <sub>IN</sub> 10-20V |        |  |  |  |
| V <sub>OUT</sub>              | 24V    |  |  |  |
| f <sub>sw</sub>               | 300kHz |  |  |  |

The detailed application schematic is shown in Figure 8. And there is another design example for fly-back application in Figure 6.

#### Table 2: Fly-back Design Example

|                  | <u> </u> |
|------------------|----------|
| V <sub>IN</sub>  | 36-72V   |
| V <sub>OUT</sub> | 12V      |
| f <sub>sw</sub>  | 250kHz   |

The typical performance and circuit waveforms of flyback have been shown in the Typical Performance Characteristics section. For more device applications, please refer to the related Evaluation Board Datasheets.





크

Figure 5: Boost Design and Layout Reference Schematic





## **TYPICAL APPLICATION CIRCUITS**









## **TYPICAL APPLICATION CIRCUITS** (continued)







## **PACKAGE INFORMATION**



**NOTICE:** The information in this document is subject to change without notice. Please contact MPS for current specifications. Users should warrant and guarantee that third party Intellectual Property rights are not infringed upon when integrating MPS products into any application. MPS will not assume any legal responsibility for any said applications.