## MP5516



## 2.65V to 16V, 6A, Power Loss Protection Management IC with E-Fuse

## DESCRIPTION

The MP5516 is a monolithic power management solution designed to manage energy storage and release in enterprise solid-state drives (SSDs). It integrates an input current limit ( $I_{LIMIT\_E-FUSE}$ ) switch and a bidirectional buck-boost converter for energy management. The e-fuse features a low on-resistance, current limiting, and reverse current blocking.

The configurable  $I_{\text{LIMIT}\_E-\text{FUSE}}$  prevents inrush current during start-up. Reverse-current blocking prevents backup energy from flowing to the failing input voltage (V<sub>IN</sub>) port to fully utilize the backup energy during a power outage.

Backup energy is stored in the storage capacitors. MPS's patented energy storage and release management control circuit minimizes the storage capacitor requirement. The IC provides a high storage voltage ( $V_{STRG}$ ) to store energy in capacitance. If an input outage occurs, this energy is released to the system during a hold time ( $t_{HOLD}$ ).  $V_{STRG}$  and the buck release voltage ( $V_{BUCK_{RLS}}$ ) are both configurable for different system applications.

The configurable charge current ( $I_{CHARGE}$ ) is provided to ramp up  $V_{STRG}$  in a controllable manner. Constant-on-time (COT) control reduces the voltage dip during the transition between boost charge mode and buck release mode. Only one inductor is required, which minimizes the total solution size.

The device also features an I<sup>2</sup>C interface and an internal analog-to-digital converter (ADC). I<sub>LIMIT\_E-FUSE</sub> can be configured via the I<sup>2</sup>C. The I<sup>2</sup>C can also perform capacitor health tests. The internal ADC monitors the input voltage, input current, and input power.

The MP5516 requires a minimal number of readily available, standard external components, and is available in a QFN-25 (4mmx4mm) package.

## FEATURES

- Input Current Limit (I<sub>LIMIT\_E-FUSE</sub>) Switch:
  - Wide 2.65V to 16V Input Voltage (VIN) Range
  - $\circ \quad 20m\Omega \; R_{\text{DS(ON)}} \; \text{MOSFET for E-Fuse}$
  - $\circ$  1.2A to 6A Configurable ILIMIT\_E-FUSE
  - 3.3V, 5V, or 12V Selectable Over-Voltage Protection (OVP)
  - Reverse-Current Blocking at Input to Prevent Current Leakage
  - Configurable Soft-Start Time (t<sub>SS</sub>)
  - Configurable Start-Up Delay Time (t<sub>TPOR</sub>)
- 36V Charge and Backup Converter:
  - Up to 36V Configurable Storage Voltage
  - $\circ$  60m $\Omega/37m\Omega$  R<sub>DS(ON)</sub> MOSFETs
  - o Configurable Boost Charge Current
  - Boost Charge Mode and Buck Release Mode Auto-Alternating via System Voltage Regulation
  - Constant On-Time (COT) Control for Steady-State Operation in Buck Release Mode with Configurable Switching Frequency (f<sub>SW</sub>)
  - Short-Circuit Protection (SCP) for Both Load Side and Energy Storage Side
  - Storage Capacitance Detection
- System:
  - Multiple-Time Programmable (MTP) Memory Up to 1000 Times
  - Digital I<sup>2</sup>C Interface for Status Monitoring, Parameter Configuration, and Operation Control
  - Enable (EN) Control
  - Available in a Compact QFN-25 (4mmx4mm) Package
- ---- MPL

Optimized Performance with MPS Inductor MPL-AL6050 Series

## **APPLICATIONS**

- Enterprise Solid-State Drives (SSDs)
- Power Backup Solutions

All MPS parts are lead-free, halogen-free, and adhere to the RoHS directive. For MPS green status, please visit the MPS website under Quality Assurance. "MPS", the MPS logo, and "Simple, Easy Solutions" are trademarks of Monolithic Power Systems, Inc. or its subsidiaries.



## **TYPICAL APPLICATION**



 $\begin{array}{l} \textbf{Storage Voltage Release} \\ V_{\text{IN}} = 12V, \ V_{\text{DET}} = 8.4V, \ V_{\text{BUS}\_\text{RLS}} = 8.6V, \\ V_{\text{STRG}} = 28V, \ L = 1.5 \mu\text{H}, \ f_{\text{SW}} = 600 \text{kHz}, \\ I_{\text{BUS}\_\text{LOAD}} = 5\text{A} \end{array}$ 





### **ORDERING INFORMATION**

| Part Number*    | Package          | Top Marking | MSL Rating |
|-----------------|------------------|-------------|------------|
| MP5516GR-xxxx** | QFN-25 (4mmx4mm) | See Below   | 1          |
| MP5516GR-0000   | QFN-25 (4mmx4mm) | See Below   | 1          |
| EVKT-MP5516     | Evaluation Kit   |             |            |

\* For Tape & Reel, add suffix -Z (e.g. MP5516GR-xxxx-Z).

\*\* "xxxx" is the configuration code identifier for the register setting stored in the MTP.

The default number is "0000". Each "x" can be hexadecimal value between 0 and F. Contact an MPS FAE to create this unique number, even if ordering the "0000" code. "MP5516GR-0000" is the default version.

## TOP MARKING <u>MPSYWW</u> MP5516 LLLLLL

MPS: MPS prefix Y: Year code WW: Week code MP5516: Part number LLLLLL: Lot number

## **EVALUATION KIT EVKT-MP5516**

EVKT-MP5516 Kit contents: (Items below can be ordered separately).

| # | Part Number        | Item                                                                                              | Quantity |
|---|--------------------|---------------------------------------------------------------------------------------------------|----------|
| 1 | EV5516-R-00B       | MP5516 evaluation board                                                                           | 1        |
| 2 | EVKT-USBI2C-02-BAG | Includes one USB to I <sup>2</sup> C communication interface, one USB cable, and one ribbon cable | 1        |
| 3 | MP5516GR-0000      | MP5516 PMIC (can be used for MTP configuration)                                                   | 2        |
| 4 | Online resources   | Includes datasheet, user guide, product brief, and GUI                                            | 1        |

#### Order direct from MonolithicPower.com or our distributors.









#### **PACKAGE REFERENCE**



## **PIN FUNCTIONS**

| Pin #      | Name | Description                                                                                                                                                                                                                                                                                                                             |  |  |
|------------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| 1          | FBB  | Bus voltage feedback sense. Use an external resistor divider to set the buck mode regulation threshold. The internal voltage reference ( $V_{REF}$ ) is 0.6V.                                                                                                                                                                           |  |  |
| 2          | SCL  | I <sup>2</sup> C interface clock pin. The SCL pin can support an up to 3.4MHz I <sup>2</sup> C clock.                                                                                                                                                                                                                                   |  |  |
| 3          | SDA  | I <sup>2</sup> C interface data pin.                                                                                                                                                                                                                                                                                                    |  |  |
| 4          | MODE | <b>Output clamp voltage selection.</b> Pull the MODE pin to logic high to set the clamp voltage ( $V_{CLAMP}$ ) to 5.6V. Pull MODE to logic low to set $V_{CLAMP}$ to 3.7V. Float MODE to set $V_{CLAMP}$ to 13V.                                                                                                                       |  |  |
| 5          | AGND | <b>PMIC signal ground.</b> Connect a $\ge 1\mu F$ between the AGND and VCC pins to provide a clean internal control power supply.                                                                                                                                                                                                       |  |  |
| 6          | ADR  | <b>I<sup>2</sup>C address.</b> The I <sup>2</sup> C address can be configured via the ADR pin. There are three I <sup>2</sup> C address options. Pull ADR high to set the I <sup>2</sup> C address to 59h. Pull ADR low to set the I <sup>2</sup> C address to 5Ah. Float ADR to set the I <sup>2</sup> C address to 5Bh.               |  |  |
| 7          | TPOR | <b>E-fuse start-up delay time.</b> Connect a $\ge 1nF$ capacitor between the TPOR and AGND pins to set the e-fuse start-up delay time ( $t_{TPOR}$ ).                                                                                                                                                                                   |  |  |
| 8          | NC   | Not connected. Float the NC pin.                                                                                                                                                                                                                                                                                                        |  |  |
| 9          | FBS  | <b>Storage voltage feedback sense.</b> A voltage divider connected to the FBS pin sets the storage voltage ( $V_{STRG}$ ) during boost charging mode. The internal $V_{REF}$ is 1.2V.                                                                                                                                                   |  |  |
| 10         | PGB  | <b>Bus voltage power good indicator.</b> The PGB pin is an open drain output. If the DET pin voltage ( $V_{DET}$ ) drops below 0.6V, then PGB is pulled low. If both the FBB pin voltage ( $V_{FBB}$ ) and the DET pin voltage ( $V_{DET}$ ) exceed 0.63V, then PGB is pulled high.                                                     |  |  |
| 11         | PGS  | <b>Storage voltage power good indication.</b> The PGS pin is an open drain output. If the FBS pin voltage (V <sub>FBS</sub> ) drops below 1.08V, then PGS is pulled low. If V <sub>FBS</sub> exceeds 1.17V, then PGS is pulled high.                                                                                                    |  |  |
| 12         | BST  | <b>Bootstrap.</b> Connect a 0.1 $\mu$ F bootstrap (BST) capacitor (C <sub>BST</sub> ) between the BST and SW pins to supply the high-side MOSFET (HS-FET) driver.                                                                                                                                                                       |  |  |
| 13         | DVDT | Bus voltage start-up slew rate control. Connect a capacitor between the DVDT and AGND pins to set the bus voltage ( $V_{BUS}$ ) start-up slew rate.                                                                                                                                                                                     |  |  |
| 14         | DET  | <b>Bus voltage detection.</b> The DET pin sets V <sub>BUS</sub> so that the part enters buck release mode once V <sub>FBB</sub> drops below the boost to buck transition threshold (V <sub>BOOST_BUCK</sub> ). The buck mode detection point can be configured via an external resistor divider. The internal V <sub>REF</sub> is 0.6V. |  |  |
| 15, 22     | GND  | Power ground.                                                                                                                                                                                                                                                                                                                           |  |  |
| 16, 17, 18 | STRG | <b>Backup energy storage.</b> Connect the backup capacitors to the STRG pin for the energy storage and release functions.                                                                                                                                                                                                               |  |  |
| 19         | VCC  | <b>Internal LDO output.</b> The VCC pin voltage (V <sub>CC</sub> ) is supplied internally. Connect $a \ge 1 \mu$ F ceramic capacitor between the VCC and AGND pins to provide a clean internal power supply.                                                                                                                            |  |  |
| 20         | СТ   | <b>Internal disconnect MOSFET drain.</b> Connect a $\ge 2.2\mu$ F capacitor to the CT pin for stable operation. The voltage rating of the CT capacitor (C <sub>CT</sub> ) should to be equal to the storage capacitor (C <sub>STRG</sub> ).                                                                                             |  |  |
| 21         | SW   | <b>Switching node.</b> The SW pin is used for the energy storage and release circuitry. Connect an inductor between the SW and VB pins.                                                                                                                                                                                                 |  |  |
| 23         | EN   | <b>Enable.</b> The EN pin controls the input load switch. Pull EN logic high to turn the load switch on; pull EN to GND to turn it off.                                                                                                                                                                                                 |  |  |
| 24         | VB   | Bus voltage. Place a 22 $\mu$ F to 47 $\mu$ F ceramic capacitor as close to the VB pin as possible.                                                                                                                                                                                                                                     |  |  |
| 25         | VIN  | <b>Input power supply.</b> Place $a \ge 1\mu F$ ceramic capacitor as close to the VIN pin as possible.<br>If the VIN power line is long and the system has a high input voltage (V <sub>IN</sub> ) spike, then place a TVS diode at the input.                                                                                          |  |  |



### ABSOLUTE MAXIMUM RATINGS (1)

| 18V                                   |
|---------------------------------------|
| $V_{ADR}, V_{FBB}, V_{DET},$          |
| 0.3V to +18V                          |
| 0.3V to +40V                          |
| IOV (41V < 40ns)                      |
| 0.3V to 5.5V                          |
| 0.3V to 5.5V                          |
| T <sub>A</sub> = 25°C) <sup>(2)</sup> |
| 150°C                                 |
| 260°C                                 |
| 5.66W                                 |
|                                       |

#### ESD Ratings

| Human body model (HE | BM)   | 2000V |
|----------------------|-------|-------|
| Charged device model | (CDM) | )750V |

#### **Recommended Operating Conditions** <sup>(4)</sup>

| Input voltage (VIN), VBUS                                                                        | .2.65V to 13.5V                                  |
|--------------------------------------------------------------------------------------------------|--------------------------------------------------|
| V <sub>PGS</sub> , V <sub>PGB</sub> , V <sub>MODE</sub> , V <sub>TPOR</sub> , V <sub>ADR</sub> , | $V_{\text{FBB}}, V_{\text{DET}}, V_{\text{EN}},$ |
| V <sub>CT</sub> - V <sub>STRG</sub>                                                              | 2.65V to 16V                                     |
| VSTRG, VCT, VBST, VFBS                                                                           | VIN_MAX to 36V                                   |
| V <sub>SW</sub> 0.3V (-2V < 40ns) to +40                                                         | 0V (41V < 40ns)                                  |
| V <sub>DVDT</sub> , V <sub>SCL</sub> , V <sub>SDA</sub>                                          | 0.3V to +5V                                      |
| V <sub>CC</sub> , V <sub>BST</sub> - V <sub>SW</sub>                                             | 0.3V to +5V                                      |
| Internal junction temp (T <sub>J</sub> )                                                         | 40°C to +125°C                                   |
| Ambient temperature                                                                              | -40°C to +85°C                                   |

## **Thermal Resistance** (3) $\theta_{JA}$ $\theta_{JC}$

EVL5516-R-00A <sup>(3)</sup>......22.1 .... 8.9 .. °C/W

#### Notes:

- 1) Exceeding these ratings may damage the device.
- 2) The maximum allowable power dissipation is a function of the maximum junction temperature T<sub>J</sub> (MAX), the junction-toambient thermal resistance  $\theta_{JA}$ , and the ambient temperature T<sub>A</sub>. The maximum allowable continuous power dissipation at any ambient temperature is calculated by P<sub>D</sub>(MAX) = (T<sub>J</sub>(MAX) - T<sub>A</sub>) /  $\theta_{JA}$ . Exceeding the maximum allowable power dissipation can cause excessive die temperature, which may cause the device to go into thermal shutdown. Internal thermal shutdown circuitry protects the device from permanent damage.
- 3) Measured on EVL5516-R-00A, 6-layer PCB.
- 4) The device is not guaranteed to function outside of its operating conditions.



## **ELECTRICAL CHARACTERISTICS**

#### $V_{IN} = 5V$ , $T_J = -40^{\circ}C$ to $125^{\circ}C$ <sup>(5)</sup>, typical values are tested at $T_J = 25^{\circ}C$ , unless otherwise noted.

| Parameter                                    | Symbol                       | Condition                                                                                                 | Min   | Тур  | Max   | Units |
|----------------------------------------------|------------------------------|-----------------------------------------------------------------------------------------------------------|-------|------|-------|-------|
| E-Fuse                                       |                              |                                                                                                           |       |      |       |       |
| Input voltage                                | VIN                          |                                                                                                           | 2.65  |      | 16    | V     |
|                                              |                              | MODE is pulled logic low                                                                                  | 2.4   | 2.5  | 2.6   | V     |
| $V_{IN}$ under-voltage lockout               | Vin_uvlo_                    | MODE is pulled logic high                                                                                 | 3.35  | 3.5  | 3.65  | V     |
|                                              | RISING                       | MODE is floating                                                                                          | 7.8   | 8.25 | 8.7   | V     |
|                                              |                              | MODE is pulled logic low                                                                                  | 2.1   | 2.2  | 2.3   | V     |
| VIN UVLO falling threshold                   | VIN_UVLO_                    | MODE is pulled logic high                                                                                 | 3.15  | 3.3  | 3.45  | V     |
|                                              | FALLING                      | MODE is floating                                                                                          | 7.2   | 7.75 | 8.2   | V     |
| E-fuse on resistance                         | Rds(on)_<br>E-FUSE           |                                                                                                           |       | 20   |       | mΩ    |
| Reverse blocking current                     | I <sub>RB</sub>              | $V_{IN} = 0V$ , $V_{BUS} = 16V$ , $V_{EN} = 0V$                                                           |       | 2    |       | μA    |
| Bias current                                 | IBIAS                        | $V_{IN} = 5V, V_{EN} = 0V$                                                                                |       | 1.6  |       | mA    |
|                                              |                              | MODE is pulled logic low                                                                                  |       | 3.9  | 4.15  | V     |
| Bus voltage (VBUS) trigger                   | VTRIGGER                     | MODE is pulled logic high                                                                                 |       | 6    | 6.3   | V     |
|                                              |                              | MODE is floating                                                                                          |       | 13.8 | 15    | V     |
|                                              |                              | MODE is pulled logic low                                                                                  |       | 3.7  | 3.95  | V     |
| Output clamp voltage                         | VCLAMP                       | MODE is pulled logic high                                                                                 |       | 5.6  | 5.9   | V     |
|                                              |                              | MODE is floating                                                                                          |       | 13   | 13.5  | V     |
| V <sub>BUS</sub> soft-start time via<br>DVDT | tovot                        | $C_{\text{DVDT}}$ = 10nF, MODE is pulled high,<br>from 10% of V <sub>BUS</sub> to 90% of V <sub>BUS</sub> |       | 1.2  |       | ms    |
| E-fuse start-up reset delay                  | <b>t</b> tpor                | C <sub>TPOR</sub> = 10nF                                                                                  |       | 3.4  |       | ms    |
| E-fuse current limit                         | ILIMIT_<br>E-FUSE            | I <sup>2</sup> C-configurable, EFUSE[5:3] = 111                                                           | 5.4   | 6    | 6.6   | A     |
| PGB rising threshold                         | V <sub>PGB</sub> _<br>RISING | V <sub>FBB</sub> rising                                                                                   | 0.621 | 0.63 | 0.639 | V     |
| PGB falling threshold                        | Vpgb_<br>falling             | V <sub>DET</sub> falling                                                                                  | 0.591 | 0.6  | 0.609 | V     |
|                                              | N                            | $V_{IN} \ge 5V$                                                                                           |       | 5    |       | V     |
| VCC regulation voltage                       | Vcc                          | V <sub>IN</sub> < 5V                                                                                      |       | VIN  |       | V     |
| Enable (EN) logic high                       | Ven_high                     |                                                                                                           | 1.5   |      |       | V     |
| EN logic low                                 | V <sub>EN_LOW</sub>          |                                                                                                           |       |      | 0.4   | V     |
| 36V Charge and Backup Converter              |                              |                                                                                                           |       |      |       |       |
| Boost mode operating<br>input voltage        | VBOOST                       |                                                                                                           | 2.8   |      | 16    | V     |
| Boost mode input UVLO rising threshold       | VBOOST_UVLO<br>_RISING       |                                                                                                           |       | 2.6  | 2.8   | V     |
| Boost mode input UVLO<br>hysteresis          | VBOOST_UVLO<br>_HYS          |                                                                                                           |       | 0.22 |       | V     |
| Storage voltage                              | Vstrg                        |                                                                                                           |       |      | 36    | V     |
| Switching frequency                          | fsw                          | I <sup>2</sup> C-configurable, STRG[1:0] = 01                                                             |       | 600  |       | kHz   |



## ELECTRICAL CHARACTERISTICS (continued)

#### $V_{IN} = 5V$ , $T_J = -40^{\circ}C$ to $125^{\circ}C$ <sup>(5)</sup>, typical values are tested at $T_J = 25^{\circ}C$ , unless otherwise noted.

| Parameter                                        | Symbol                  | Condition                                                                | Min   | Тур   | Max   | Units |
|--------------------------------------------------|-------------------------|--------------------------------------------------------------------------|-------|-------|-------|-------|
| HS-FET minimum on time (6)                       | t <sub>ON_MIN_</sub> HS |                                                                          |       | 80    |       | ns    |
| LS-FET minimum on time (6)                       | ton,min_ls              |                                                                          |       | 80    |       | ns    |
| Boost over-voltage<br>protection (OVP) threshold | VBOOST_OVP              | V <sub>FBS</sub> rising                                                  | 1.18  | 1.2   | 1.22  | V     |
| Boost OVP release<br>threshold                   | VBOOST_OVP_<br>RLS      | V <sub>FBS</sub> falling                                                 | 1.15  | 1.17  | 1.19  | V     |
| Boost charge peak current                        | Icharge_peak            | $I^2$ C-configurable, PLP[3:1] = 001,<br>V <sub>IN</sub> = 5V, L = 2.2µH |       | 850   |       | mA    |
|                                                  | VBUCK_BOOST             | V <sub>FBB</sub> rising                                                  | 0.621 | 0.63  | 0.639 | V     |
| Mode transition threshold                        | VBOOST_BUCK             | VDET falling                                                             | 0.591 | 0.6   | 0.609 | V     |
| Buck detection reference voltage (VREF)          | VBUCK_DET               |                                                                          | 0.591 | 0.6   | 0.609 | V     |
| Buck regulation VREF                             | VBUCK_REF               |                                                                          | 0.591 | 0.6   | 0.609 | V     |
| Buck regulation VREF                             |                         | TJ = 25°C                                                                | -1%   |       | +1%   |       |
| accuracy                                         |                         |                                                                          | -1.5% |       | +1.5% |       |
| Buck valley current limit                        | ILIMIT_VALLEY           |                                                                          |       | 4     |       | Α     |
| PGS rising threshold                             | $V_{PGS\_RISING}$       | V <sub>FBS</sub> rising                                                  | 1.145 | 1.17  | 1.195 | V     |
| PGS falling threshold                            | VPGS_FALLING            | V <sub>FBS</sub> falling                                                 | 1.05  | 1.075 | 1.1   | V     |
| Pre-charge current                               | IPRE-CHARGE             |                                                                          |       | 150   |       | mA    |
| High-side MOSEFT<br>(HS-FET) on resistance       | Rds(on)_Hs              |                                                                          |       | 60    |       | mΩ    |
| Low-side MOSEFT<br>(LS-FET) on resistance        | Rds(on)_ls              |                                                                          |       | 37    |       | mΩ    |
| Disconnect MOSFET on<br>resistance               | Rds(ON)_DIS             |                                                                          |       | 16    |       | mΩ    |
| <b>Capacitor Health Detection</b>                |                         |                                                                          |       |       |       |       |
| Capacitor health detection discharge current     | Idischarge              | I <sup>2</sup> C-configurable, PLP[7:6] = 11                             |       | 20    |       | mA    |
| Thermal shutdown (6)                             | Tsd                     |                                                                          |       | 150   |       | °C    |
| Thermal hysteresis (6)                           | T <sub>HYS</sub>        |                                                                          |       | 25    |       | °C    |
| I <sup>2</sup> C Interface                       |                         |                                                                          |       |       |       |       |
| High-level V <sub>IN</sub>                       | VIH                     |                                                                          | 1.2   |       |       | V     |
| Low-level VIN                                    | VIL                     |                                                                          |       |       | 0.4   | V     |
| Input leakage current                            | I <sub>LKG_IN</sub>     |                                                                          |       | 1     |       | nA    |
| Output leakage current                           | Ilkg_out                |                                                                          |       | 10    |       | nA    |
| Low-level output voltage                         | Vol                     | 10mA sink                                                                |       |       | 0.3   | V     |

Note:

5) Guaranteed by over-temperature (OT) correlation. Not tested in production.

6) Guaranteed by engineering sample characterization. Not tested in production.



## **TYPICAL CHARACTERISTICS**

 $V_{IN} = 12V$ ,  $V_{STRG} = 28V$ ,  $V_{DET} = 8.4V$ ,  $V_{BUS_{RLS}} = 8.6V$ ,  $L = 1.5\mu$ H,  $T_A = 25^{\circ}$ C, unless otherwise noted.





### TYPICAL CHARACTERISTICS (continued)

 $V_{IN} = 12V$ ,  $V_{STRG} = 28V$ ,  $V_{DET} = 8.4V$ ,  $V_{BUS_{RLS}} = 8.6V$ ,  $L = 1.5\mu$ H,  $T_A = 25^{\circ}$ C, unless otherwise noted.





## **TYPICAL PERFORMANCE CHARACTERISTICS**

 $V_{IN} = 12V$ ,  $V_{STRG} = 28V$ ,  $V_{DET} = 8.4V$ ,  $V_{BUS_{RLS}} = 8.6V$ ,  $L = 1.5\mu$ H,  $T_A = 25^{\circ}$ C, unless otherwise noted.

EFFICIENCY (%)











Efficiency vs. Storage Voltage Buck mode,  $V_{BUS RLS} = 3.3V$ ,  $f_{SW} = 900 kHz$ 100 IOUT = 1A95 IOUT = 3A IOUT = 4A90 85 80 75 70 5 15 25 35 **STORAGE VOLTAGE (V)** 





## **TYPICAL PERFORMANCE CHARACTERISTICS** (continued)

 $V_{IN} = 12V$ ,  $V_{STRG} = 28V$ ,  $V_{DET} = 8.4V$ ,  $V_{BUS_{RLS}} = 8.6V$ ,  $L = 1.5\mu$ H,  $T_A = 25^{\circ}$ C, unless otherwise noted.





#### **Boost Steady State**



#### **Buck Steady State**

 $V_{\text{STRG}} = 20V, \ I_{\text{BUS}\_\text{LOAD}} = 0A, \ f_{\text{SW}} = 600 \text{kHz}, \ \text{with} \ 50 \mu F \ \text{ceramic} \ VB \ \text{capacitor}$ 





#### Buck Steady State $V_{STRG} = 20V$ , $I_{BUS\_LOAD} = 5A$ , $f_{SW} = 600$ kHz,

with  $50\mu$ F ceramic VB capacitor





## **TYPICAL PERFORMANCE CHARACTERISTICS** (continued)

 $V_{IN} = 12V$ ,  $V_{STRG} = 28V$ ,  $V_{DET} = 8.4V$ ,  $V_{BUS_{RLS}} = 8.6V$ ,  $L = 1.5\mu$ H,  $T_A = 25^{\circ}$ C, unless otherwise noted.



**V**STRG Release





## FUNCTIONAL BLOCK DIAGRAM



Figure 2: Functional Block Diagram





## OPERATION

The MP5516 is a power loss protection power management IC (PMIC) that manages energy storage and release to back up data in solid state drives (SSDs) and other backup power supply applications. The integrated bi-directional DC/DC converter transfers energy between the system and the energy storage side with high efficiency. Constant-on-time (COT) control provides stable operation and fast dynamic response. The integrated reverse-blocking MOSEFT at the input prevents energy leakage while the input power source is removed or inserted with inverse polarity. The configurable input current limit (ILIMIT E-FUSE) and the bidirectional DC/DC converter achieve power path management for improved system dynamic load selectable response. Three over-voltage protection (OVP) thresholds are provided for applications with different input power sources.

The device features an internal I<sup>2</sup>C interface. The switching frequency ( $f_{SW}$ ),  $I_{LIMIT\_E-FUSE}$ , boost charge current ( $I_{CHARGE}$ ), and other control parameters can be configured via the I<sup>2</sup>C. This reduces the number of external components required.

The MP5516 integrates a capacitor health detection. The capacitor health detection results are stored in the data registers for microcontroller unit (MCU) reading via the I<sup>2</sup>C interface.

#### I<sup>2</sup>C Address

The ADR pin sets the I<sup>2</sup>C slave address. Table 1 shows the ADR configurations for different I<sup>2</sup>C address settings.

Table 1: ADR Configurations for Different I<sup>2</sup>C Address Settings

| ADR                      | High | Low | Floating |
|--------------------------|------|-----|----------|
| I <sup>2</sup> C Address | 59h  | 5Ah | 5Bh      |

#### MODE

The MODE pin sets the e-fuse under-voltage lockout (UVLO) protection threshold and the clamp voltage ( $V_{CLAMP}$ ). Table 2 shows the MODE configurations for different UVLO and OVP thresholds.

| <b>Table 2: MODE Configurations for Different</b> |
|---------------------------------------------------|
| UVLO and OVP Thresholds                           |

| MODE     | UVLO  | OVP  |
|----------|-------|------|
| High     | 3.5V  | 5.6V |
| Low      | 2.5V  | 3.7V |
| Floating | 8.25V | 13V  |

#### Enable (EN) Control

The enable (EN) pin and the EN bit start up the e-fuse and the bidirectional circuit. If both the EN pin and the EN bit are high, then the PMIC starts up.

Pull EN low to turn the e-fuse off and the buck release circuit on to support the downstream load.

#### E-Fuse Start-Up Reset Delay

The e-fuse features a start-up reset delay time. This delay time ( $t_{TPOR}$ ) can be set via an external capacitor ( $C_{TPOR}$ ) connected to the TPOR pin.

If  $C_{TPOR}$  is connected to TPOR, then  $C_{TPOR}$  is charged via an internal current source.  $t_{TPOR}$  can be estimated with Equation (1):

$$t_{\text{TPOR}}$$
 (ms) = 0.34 x C\_{\text{TPOR}} (nF) (1)

If there is not an external capacitor connected to the TPOR pin, then  $t_{TPOR}$  is set to the internal default value (1.4ms). If  $t_{TPOR}$  is below 1.4ms with an external capacitor connected to TPOR, then  $t_{TPOR}$  remains 1.4ms.

#### Bus Voltage (V<sub>BUS</sub>) Rising Slew Rate Control

The e-fuse employs  $V_{BUS}$  soft start (SS) to prevent input inrush current from flowing between the VIN and VB pins. This soft-start time (t<sub>DVDT</sub>) can be set via an external capacitor (C<sub>DVDT</sub>) connected to the DVDT pin.

If  $C_{DVDT}$  is connected to DVDT, then  $C_{DVDT}$  is charged via an internal current source (7.2µA).

t<sub>DVDT</sub> can be estimated with Equation (2):

$$t_{\text{DVDT}}(\text{ms}) = 0.14 \times C_{\text{DVDT}}(\text{nF})$$
 (2)

If there is not an external capacitor connected to DVDT, then  $t_{\text{DVDT}}$  is set to the internal default value (2ms).



#### Internal Blocking MOSFET

There is an internal blocking MOSFET between the bidirectional converter's high side MOSFET (HS-FET) and the STRG pin. The blocking MOSFET limits the current flowing between the VB and STRG pins during the pre-charge period. The CT pin connects the blocking MOSFET and the HS-FET. Connect a capacitor to CT to stabilize the pre-charge loop. The voltage rating of this capacitor should exceed the storage voltage (V<sub>STRG</sub>).

#### Internal LDO Output (VCC)

The VCC pin powers the PMIC's internal circuitry. VCC is supplied by an internal 5V LDO from V<sub>IN</sub> or V<sub>STRG</sub>. Use a  $\geq 1\mu$ F decoupling capacitor to decouple VCC.

#### **Buck Release Mode Detection**

If the DET pin voltage ( $V_{DET}$ ) drops below 0.6V, then the bidirectional converter operates in buck release mode. The resistor divider connected to DET sets the  $V_{BUS}$  detection threshold. See the Application Information section on page 27 for more details.

#### **Buck Release Mode Regulation**

If the PMIC is operating in buck release mode, then the regulation voltage ( $V_{BUCK\_RLS}$ ) is set by the resistor divider connected to the FBB pin. If both the FBB pin voltage ( $V_{FBB}$ ) and the DET pin voltage ( $V_{DET}$ ) exceed 0.63V, then the PMIC enters boost charge mode. See the Application Information section on page 27 for more details.

#### **Boost Charge Mode Regulation**

If the PMIC is operating in boost charge mode, then  $V_{\text{STRG}}$  is set by the resistor divider connected to the FBS pin. See the Application Information section on page 27 for more details.

#### **V**<sub>BUS</sub> Power Good Indication (PGB)

If  $V_{DET}$  drops below 0.6V, then the PGB pin is pulled low to indicate a power failure. The MP5516 exists boost charge mode, and enters buck release mode. If both  $V_{DET}$  and  $V_{FBB}$  exceed 0.63V, then PGB is pulled high via an external pull-up resistor.

## Storage Voltage (V<sub>STRG</sub>) Power Good Indication (PGS)

The PGS pin indicates the PG indicator for  $V_{\text{STRG}}.$  If the FBS pin voltage ( $V_{\text{FBS}})$  exceeds

1.17V, then PGS is pulled high. If  $V_{FBS}$  drops below 1.08V, then PGS is pulled low.

#### Start-Up Sequence

Once  $V_{IN}$  exceeds its UVLO rising threshold, the EN bit in register 01h (EFUSE) is set to 1, and the EN pin is pulled high. The e-fuse turns on once  $t_{TPOR}$  has elapsed. Once  $t_{TPOR}$  is complete, the e-fuse initiates a  $V_{BUS}$  SS. The CT capacitor ( $C_{CT}$ ) is also charged during  $t_{DVDT}$ .

If the ENCH bit in register 02h (PLP) is set to 1, and  $V_{BUS}$  exceeds the pre-charge threshold, then the pre-charge period starts after the charge delay time. The STRG capacitor ( $C_{STRG}$ ) is charged by the pre-charge current via the disconnect MOSET.

Pre-charging ends once the disconnect MOSET voltage exceeds its internal threshold. Then the start-up through the disconnect MOSFET is complete, and  $C_{STRG}$  is charged in boost mode. Figure 3 shows the start-up sequence.



#### Figure 3: Start-Up Sequence

If any of the following occur, then the e-fuse turns off:

- V<sub>IN</sub> drops below its UVLO threshold
- The EN bit is 0
- The EN pin is pulled to ground
- The PMIC is operating in buck release mode

#### **Boost Charge Mode**

The bidirectional converter starts up once the pre-charge period is complete and both  $V_{DET}$  and  $V_{FBB}$  have exceeded 0.63V. Then the PMIC enters boost charge mode to charge  $C_{STRG}$ .

The MP5516 operates in burst mode to minimize the converter's power loss. If  $V_{FBS}$  drops below 1.17V, then the PMIC enters burst charge mode

to charge  $C_{STRG}$ . Once  $C_{STRG}$  is charged and  $V_{FBS}$  is 1.2V, then the converter stops switching and  $V_{STRG}$  is released slowly.

During boost charge mode, the converter's peak charge current ( $I_{CHARGE_PEAK}$ ) can be controlled via the  $I^2C$ .  $I_{CHARGE_PEAK}$  can be configured via the ICHRG bits in register 02h.

Constant-on-time (COT) control is employed in boost charge mode.  $f_{SW}$  can be configured via the FSW bits in register 06h (STRG).

Figure 4 shows boost charge mode.



Figure 4: Boost Charge Mode

The MP5516 provides OVP for  $V_{STRG}$ . If  $V_{FBS}$  exceeds 114% of the reference voltage ( $V_{REF}$ ), then the boost converter shuts down until the storage voltage  $V_{STRG}$  drops to a set value.

#### **Buck Release Mode**

If the power fails, then the PMIC enters buck release mode to support the system power via the storage energy.

 $V_{\text{DET}}$  determines the power failure threshold. If  $V_{\text{DET}}$  drops below 0.6V, then a power failure has occurred and PGB is pulled low. The e-fuse turns off and the bidirectional converter transitions from boost charge mode to buck release mode.

COT control is employed in buck release mode.  $f_{SW}$  can be configured via the FSW bits in register 06h. The regulated  $V_{BUCK_{RLS}}$  can be configured via the FBB resistor divider.

# Output Clamp Voltage ( $V_{CLAMP}$ ) and Over-Voltage Protection (OVP)

The MODE pin sets the clamp voltage ( $V_{CLAMP}$ ) threshold. Table 3 shows the clamp voltages for different  $V_{IN}$  applications.

#### Table 3: V<sub>CLAMP</sub> for Different Input Voltages

| VIN  | VCLAMP |
|------|--------|
| 3.3V | 3.7V   |
| 5V   | 5.6V   |
| 12V  | 13V    |

The output OVP thresholds (V<sub>OUT\_OVP</sub>) slightly

exceed the  $V_{\text{CLAMP}}$  thresholds. Table 4 shows the OVP thresholds for different input voltages.

Table 4: VOUT\_OVP for Different Input Voltages

| V <sub>IN</sub> | V <sub>OUT_OVP</sub> |
|-----------------|----------------------|
| 3.3V            | 3.9V                 |
| 5V              | 6V                   |
| 12V             | 13.8V                |

If  $V_{\text{BUS}}$  exceeds  $V_{\text{OUT\_OVP}},$  then the clamping circuit pulls  $V_{\text{BUS}}$  to  $V_{\text{CLAMP}}.$  The clamping circuit releases once  $V_{\text{IN}}$  drops below  $V_{\text{CLAMP}}.$  Figure 5 shows the output  $V_{\text{CLAMP}}$  function.



Figure 5: Output Voltage Clamping

#### Input Current Limit (ILIMIT\_E-FUSE)

The e-fuse input current  $(I_{IN})$  is sensed internally. The input current limit  $(I_{LIMIT\_E-FUSE})$  is set by the ILIM\_EFUSE bits in register 01h.

#### **Reverse Current Blocking**

The e-fuse employs reverse current blocking to prevent reverse current flow. If the reverse current flowing between the VB and VIN pins is triggered, then the input switch turns off.

#### **Current-Limit Buck**

If V<sub>FBB</sub> drops below V<sub>REF</sub> once I<sub>LIMIT\_E-FUSE</sub> is triggered, then the PMIC enters buck release mode to support the extra load current (I<sub>LOAD</sub>). If triggering I<sub>LIMIT\_E-FUSE</sub> enables buck release mode, then the PMIC exits buck release mode once the release time reaches the value set by the MAX\_RLS\_TIMER\_CLBK bits in register 14h (PLP\_CTRL4) or once V<sub>FBS</sub> drops below V<sub>REF</sub> x VS\_TH\_CLBK.

# Over-Current Protection (OCP) during Buck Release Mode

If COT control is used for the buck converter, then the HS-FET on-time  $(t_{ON\_HS})$  is fixed. This prevents current runaway while the HS-FET is on. The MP5516 employs valley current limiting for the low-side MOSFET (LS-FET) during buck release mode.

The LS-FET current ( $I_{LS}$ ) is sensed during the LS-FET on time ( $t_{ON\_LS}$ ). The HS-FET does not



turn on unless  $I_{LS}$  is below the valley current limit ( $I_{LIMIT_VALLEY}$ ). This function can be used to limit  $I_{LOAD}$  in the case of a change in the load or an output short. Valley current limiting prevents current runaway, and protects the system from over-current (OC) stress.

Figure 6 shows the valley current limiting function.



Figure 6: Valley Current Limiting

 $I_{LOAD}$  increases at t1. To support the additional current, the inductor current ( $I_L$ ) ramps up according to the shorter HS-FET off time ( $t_{OFF\_HS}$ ) after a fixed  $t_{ON}$ . The HS-FET does not turn on again until  $I_{LS}$  reaches the  $I_{LIMIT\_VALLEY}$ .

#### **VB Short Circuit Protection (SCP)**

If short circuit on VB occurs, then buck release mode is triggered to discharge the storage capacitors.  $C_{STRG}$  discharges with a maximum current until  $V_{STRG}$  is not sufficient for the PMIC to operate in buck release mode. The e-fuse limits  $I_{IN}$  at a set level. If the internal junction temperature (T<sub>J</sub>) exceeds 150°C, then the part shuts down.

#### STRG SCP

The MP5516 provides SCP for STRG. If  $V_{STRG}$  does not exceed 0.7V in pre-charge mode after a set time, then the disconnect MOSFET turns off and the bidirectional converter latches off. The MP5516 also features a fast-off function. If the current flowing from the CT to STRG exceeds 6A, then the fast-off function is triggered. This function protects the bidirectional converter from shorts on the STRG pin.

#### **STRG Open-Circuit Protection**

The MP5516 provides open-circuit protection for STRG. If  $V_{STRG}$  reaches the set value before the configured timer is complete, then  $C_{STRG}$  is considered "open." The STRG\_OPEN bit in register 09h (STATUS) is set to 1 to indicate that the storage capacitor is open.

#### Capacitor Health Detection

The capacitor health detection function is active once the rising edge of the CAP\_EN bit in register 06h is detected. Figure 7 shows a capacitor health test.



Figure 7: Capacitor Health Test

The internal discharge current ( $I_{DISCHARGE}$ ) discharges  $C_{STRG}$ . An internal 500Hz discharge timer calculates the discharge time ( $t_{DISCHARGE}$ ). As shown in Figure 7, the timer starts once  $V_{STRG} = V_{STRG1}$ , and ends once  $V_{STRG}$  reaches  $V_{STRG2}$ ; therefore,  $C_{STRG}$  stops discharging once  $V_{STRG} = V_{STRG2}$ . Then  $C_{STRG}$  is charged back to the set value.

t<sub>DISCHARGE</sub> is stored in register 07h (TIMER1) and register 08h (TIMER2). TIMER1 stores the higher 8 bits, and TIMER2 stores the lower 8 bits.

Ensure that  $V_{STRG1}$  and  $V_{STRG2}$  are set properly. If the initial storage voltage is  $V_{STRG1}$ , then its corresponding  $V_{FBS}$  should be below 1.17V. Set  $V_{STRG2}$  below  $V_{STRG1}$ , but high enough to prevent excessive  $C_{STRG}$  discharge during a capacitor health test.

 $C_{\text{STRG}}$  can be calculated with Equation (3):

Cstrg = Idischarge x tdischarge / (Vstrg1 - Vstrg2) (3)

Set the CAP\_EN bit to 0 in register 06 (STRG) before the next capacitor health detection.

#### Thermal Shutdown

The MP5516 monitors the die temperature internally to prevent the PMIC from operating at exceedingly high temperatures. If the die temperature exceeds the thermal shutdown threshold (typically 150°C), then the PMIC shuts down. The thermal warning threshold is about 120°C. Once the temperature drops below about 125°C, the PMIC starts up and resumes normal operation.



## I<sup>2</sup>C INTERFACE

#### I<sup>2</sup>C Serial Interface

The I<sup>2</sup>C is a two-wire, bidirectional, serial interface consisting of a data line (SDA) and a clock line (SCL). The lines are externally pulled to a bus voltage when they are idle. A master device connected to the line generates the SCL signal and device address to arrange the communication sequence.

The MP5516 interface is an  $I^2C$  slave, which supports both fast mode (400kHz) and highspeed mode (3.4MHz). The  $I^2C$  interface adds flexibility to the power supply solution. The output voltage (V<sub>OUT</sub>), transition slew rate, and other parameters can be controlled instantaneously via the  $I^2C$  interface. If the master sends an 8-bit value, then the 7-bit address should be followed by a 0 or 1 to indicate a write or read operation, respectively.

#### **Start and Stop Conditions**

Start (S) and stop (P) conditions are signaled by the master device, which signifies the beginning and end of the I<sup>2</sup>C transfer. The start condition is defined as the SDA signal transitioning from high to low while the SCL is high. The stop condition is defined as the SDA signal transitioning from low to high while the SCL is high (see Figure 8).



Figure 8: Start and Stop Conditions

The master generates the SCL clocks, then transmits the device address and the read/write direction bit (R/W) on the SDA line.

#### Transfer Data

Data is transferred in 8-bit bytes by the SDA line. Each byte of data must be followed by an acknowledge (ACK) bit.

#### I<sup>2</sup>C Update Sequence

The MP5516 requires a start condition, valid I<sup>2</sup>C address, register address byte, and data byte for a single data update. The MP5516 acknowledges each byte that has been received by pulling the SDA line low during the high period of a single clock pulse. A valid I<sup>2</sup>C address selects the MP5516. The MP5516 performs an update on the falling edge of the LSB byte. Figure 9, Figure 10, and Figure 11 show examples of I<sup>2</sup>C write and read sequences.







Figure 11: I<sup>2</sup>C Read Example (Read Single Register)



## MTP E-FUSE DESCRIPTIONS AND DEFAULT VALUES (MP5516-0000)

#### Table 5: MTP E-Fuse Default Values

| Function      | Bit # | Description                                                      | Default                                                        |
|---------------|-------|------------------------------------------------------------------|----------------------------------------------------------------|
| ILIM_E-FUSE   | 3     | E-fuse current limit                                             | 111 (6A)                                                       |
| EN            | 1     | Enable e-fuse                                                    | 1 (e-fuse is enabled)                                          |
| IDIS_CAP_TEST | 2     | Discharge current during capacitor health detection              | 11 (20mA)                                                      |
| ICHRG         | 3     | Peak inductor current (ICHARGE_PEAK) during boost<br>charge mode | 001 (0.85A)                                                    |
| ENCH          | 1     | Enable boost charge mode                                         | 1 (boost charge mode is enabled)                               |
| VSTRG1        | 8     | The initial storage to start capacitor test                      | 01000110 (10.5V)                                               |
| VSTRG2        | 8     | The final storage to stop capacitor test                         | 00101111 (7.05V)                                               |
| PGS_MODE      | 1     | Storage voltage power good (PG) indication                       | 0 (PGS is pulled low if V <sub>FBS</sub> drops<br>below 1.08V) |
| CAP_EN        | 1     | Enable capacitor health detection                                | 0 (capacitor health detection is<br>disabled)                  |
| FSW           | 2     | PLP converter switching frequency (fsw)                          | 01 (600kHz)                                                    |
| ADC_EN        | 1     | Enable analog-to-digital converter (ADC)                         | 1 (ADC is enabled)                                             |
| CLBK_EN       | 1     | Enable current-limit buck                                        | 0 (current-limit buck is enabled)                              |
| CAP_OPEN_TH   | 4     | Storage voltage capacitor (CSTRG) open timer threshold           | 1111 (12ms max)                                                |

## I<sup>2</sup>C REGISTER MAP

#### **Register Map**

| Address | Name        | R/W | D7                                                     | D6                                         | D5                   | D4           | D3                  | D2           | D1                   | D0           |
|---------|-------------|-----|--------------------------------------------------------|--------------------------------------------|----------------------|--------------|---------------------|--------------|----------------------|--------------|
| 00h     | MTP         | R/W |                                                        | Reserved <sup>(7)</sup> MTP Writ<br>Status |                      |              | MTP Write<br>Status | Reserved (7) | MTP Write<br>Control |              |
| 01h     | EFUSE       | R/W | Reserv                                                 | ved (7)                                    | ILIN                 | M_EFUSE      |                     | Res          | erved <sup>(7)</sup> | EN           |
| 02h     | PLP         | R/W | IDIS_CA                                                | P_TEST                                     | Reser                | rved (7)     |                     | ICHR         | RG                   | ENCH         |
| 04h     | VSTRG1      | R/W |                                                        |                                            |                      | VSTRG1       |                     |              |                      |              |
| 05h     | VSTRG2      | R/W |                                                        |                                            |                      | VSTRG2       |                     |              |                      |              |
| 06h     | STRG        | R/W | PGS_MODE                                               | Reserved (7)                               | CAP_EN               | Reserved (7) | Re                  | served (7)   | FS                   | W            |
| 07h     | TIMER1      | R   |                                                        |                                            |                      | TIMER1       |                     |              |                      |              |
| 08h     | TIMER2      | R   |                                                        |                                            |                      | TIMER2       |                     |              |                      |              |
| 09h     | STATUS      | R/W | ILIM                                                   | OV                                         | CAP_TEST<br>_SET_ERR | ОТ           | PGB                 | PGS          | STRG_OPEN            | Reserved (7) |
| 0DH     | VIN_ADC     | R   |                                                        |                                            |                      | VIN_ADC      | )                   |              |                      |              |
| 0EH     | IIN_ADC     | R   |                                                        |                                            |                      | IIN_ADC      |                     |              |                      |              |
| 0FH     | EFUSE_CTRL1 | R/W | Reserved <sup>(7)</sup> ADC_EN Reserved <sup>(7)</sup> |                                            |                      |              |                     |              |                      |              |
| 13H     | PLP_CTRL3   | R/W | Reserved <sup>(7)</sup>                                |                                            |                      | CLBK_EN      |                     |              |                      |              |
| 14H     | PLP_CTRL4   | R/W | MAX_RLS_TIMER_CLBK VS_TH_CLBK                          |                                            |                      | CLBK         |                     |              |                      |              |
| 16H     | CAP_CTRL2   | R/W |                                                        | Reserv                                     | ved (7)              |              |                     | CA           | P_OPEN_TH            |              |

#### Notes:

7) Reserved bits. Do not write different values to these bits.

#### Register 00h (MTP)

| Name                 | Bits | Description                                                                                                                                                                                                                                    | Default Value |
|----------------------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------|
| MTP write<br>status  | D[2] | This bit should be set to 0 before writing data to the MTP.<br>0: MTP write is free<br>1: MTP write is busy                                                                                                                                    | Read only     |
| MTP write<br>control | D[0] | If this bit is set to 1, then all I <sup>2</sup> C register data is written to the MTP. Reserved data in the MTP is loaded to the I <sup>2</sup> C registers during start-up.<br>0: MTP write is disabled (default)<br>1: MTP write is enabled | 0             |



#### Register 01h (E-FUSE)

| Name       | Bits   | Description                                                                                                                                                        | Default Value |
|------------|--------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------|
| ILIM_EFUSE | D[5:3] | These bits set the e-fuse current limit (ILIMIT_E-FUSE).<br>000: 1.2A<br>001: 2A<br>010: 2.5A<br>011: 3A<br>100: 3.5A<br>101: 4A<br>110: 4.5A<br>111: 6A (default) | 111           |
| EN         | D[0]   | This bit enables the e-fuse.<br>0: E-fuse is disabled<br>1: E-fuse is enabled (default)                                                                            | 1             |

#### Register 02h (PLP)

| Name              | Bits   | Description                                                                                                          | Default Value |
|-------------------|--------|----------------------------------------------------------------------------------------------------------------------|---------------|
|                   |        | These bits set the discharge current (IDISCHARGE) during capacitor health detection.                                 |               |
| IDIS_CAP_<br>TEST | D[7:6] | 00: 2mA<br>01: 5mA<br>10: 10mA<br>11: 20mA (default)                                                                 | 11            |
|                   |        | These bits set the peak inductor current ( $I_{\text{CHARGE}_{\text{PEAK}}}$ ) during boost charge mode.             |               |
| ICHRG             | D[3:1] | 000: 0.6A<br>001: 0.85A (default)<br>010: 1.1A<br>011: 1.35A<br>100: 1.6A<br>101: 1.85A<br>110: 2.1A<br>111: 2.35A   | 001           |
| ENCH              | D[0]   | This bit enables boost charge mode.<br>0: Boost charge mode is disabled<br>1: Boost charge mode is enabled (default) | 1             |

#### Register 04h (VSTRG1)

| Name   | Bits   | Description                                                                                                                                                                                                              | Default Value |
|--------|--------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------|
|        |        | These bits set the initial storage voltage (V <sub>STRG</sub> ) to start the capacitor test. If the capacitor test is enabled, then the 500Hz timer starts counting once V <sub>STRG</sub> drops to V <sub>STRG1</sub> . |               |
| VSTRG1 | D[7:0] | 00001010: 1.5V (minimum)<br>01000110: 10.5V (default)<br>11110000: 36V (maximum)                                                                                                                                         | 01000110      |
|        |        | 0.15V per step                                                                                                                                                                                                           |               |



#### Register 05h (VSTRG2)

| Name   | Bits   | Description                                                                                                                                                                                                                                    | Default Value |
|--------|--------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------|
|        |        | These bits set the final V <sub>STRG</sub> to stop the capacitor test. If the capacitor test is enabled, then the 500Hz timer stops counting once V <sub>STRG</sub> drops to V <sub>STRG2</sub> . (May have variation when the counter stops.) |               |
| VSTRG2 | D[7:0] | 00001010 = 1.5V (minimum)<br>00101111: 7.05V (default)<br>11110000 = 36V (maximum)                                                                                                                                                             | 00101111      |
|        |        | <br>0.15V per step                                                                                                                                                                                                                             |               |

#### Register 06h (STRG)

| Name     | Bits   | Description                                                                                                                                                                                                    | Default Value |
|----------|--------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------|
|          |        | This bit sets the PGS trigger mode threshold.                                                                                                                                                                  |               |
| PGS_MODE | D[7]   | 0: If the FBS voltage (V <sub>FBS</sub> ) drops below 1.08V, then PGS is pulled low (default)<br>1: If either V <sub>FBS</sub> drops below 1.08V or C <sub>STRG</sub> open is detected, then PGS is pulled low | 0             |
| CAP_EN   | D[5]   | Capacitor health detection starts once the CAP_EN rising edge is detected. The microcontroller unit (MCU) can start capacitor health detection by setting this bit to 1.                                       | 0             |
|          |        | 0: Capacitor health detection is disabled (default)<br>1: Capacitor health detection is enabled                                                                                                                |               |
|          |        | These bits set the switching frequency ( $f_{\text{SW}}$ ) in both boost charge mode and buck release mode.                                                                                                    |               |
| FSW      | D[1:0] | 00: 300kHz<br>01: 600kHz (default)<br>10: 900kHz<br>11: 1.2MHz                                                                                                                                                 | 01            |

#### Register 07h (TIMER1)

| Name   | Bits   | Description                                                                           | Default Value |
|--------|--------|---------------------------------------------------------------------------------------|---------------|
| TIMER1 | D[7:0] | These are the first 8 bits of the capacitor health detection discharge timer (500Hz). | 0000000       |

#### Register 08h (TIMER2)

| Name   | Bits   | Description                                                                          | Default Value |
|--------|--------|--------------------------------------------------------------------------------------|---------------|
| TIMER2 | D[7:0] | These are the last 8 bits of the capacitor health detection discharge timer (500Hz). | 0000000       |



#### Register 09h (STATUS)

| Name                 | Bits | Description                                                                                                                                                                                                                                                                                                                    | Default Value |
|----------------------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------|
| ILIM                 | D[7] | 0: ILIMIT_E-FUSE has not been triggered (default)<br>1: ILIMIT_E-FUSE has been triggered                                                                                                                                                                                                                                       | 0             |
| OV                   | D[6] | 0: Over-voltage protection (OVP) has not been triggered (default)<br>1: OVP has been triggered                                                                                                                                                                                                                                 | 0             |
| CAP_TEST<br>_SET_ERR | D[5] | 0: $V_{STRG1}$ and $V_{STRG2}$ are set at the correct values (e.g. $V_{STRG1}$ is below the $V_{STRG}$ regulation voltage, and exceeds $V_{STRG2}$ ) (default)<br>1: $V_{STRG1}$ and $V_{STRG2}$ are set at incorrect values (e.g. $V_{STRG1}$ exceeds the $V_{STRG}$ regulation voltage, or $V_{STRG2}$ exceeds $V_{STRG1}$ ) | 0             |
| ОТ                   | D[4] | 0: Die temperature < 150°C (default)<br>1: Die temperature > 150°C                                                                                                                                                                                                                                                             | 0             |
| PGB                  | D[3] | 0: PGB is pulled logic high (default)<br>1: PGB is pulled logic low                                                                                                                                                                                                                                                            | 0             |
| PGS                  | D[2] | 0: PGS is pulled logic high (default)<br>1: PGS is pulled logic low                                                                                                                                                                                                                                                            | 0             |
| STRG_OPEN            | D[1] | 0: C <sub>STRG</sub> is not open (default)<br>1: C <sub>STRG</sub> is open                                                                                                                                                                                                                                                     | 0             |

#### Register 0Dh (VIN)

| Name    | Bits   | Description                                                                                            | Default Value |
|---------|--------|--------------------------------------------------------------------------------------------------------|---------------|
| VIN_ADC | D[7:0] | These bits monitor the ADC input voltage ( $V_{IN}$ ). If CAP_EN is enabled, then VIN_ADC is disabled. | 00000000      |

#### Register 0Eh (IIN)

| Name    | Bits   | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | Default Value |
|---------|--------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------|
| IIN_ADC | D[7:0] | These bits monitor the ADC input current (I <sub>IN</sub> ). If CAP_EN is enabled, then<br>IIN_ADC is disabled.<br>I <sub>IN</sub> (mA) = IIN_ADC x LSB<br>The ILIM_EFUSE bits (D[5:3]) in register 01h determine the LSB value. The<br>ILIM_EFUSE settings and their corresponding LSB values are listed below:<br>If ILIM_EFUSE is 000, then LSB is 8mA<br>If ILIM_EFUSE is 001, then LSB is 13.33mA<br>If ILIM_EFUSE is 010, then LSB is 16.67mA<br>If ILIM_EFUSE is 011, then LSB is 20mA<br>If ILIM_EFUSE is 100, then LSB is 23.33mA<br>If ILIM_EFUSE is 101, then LSB is 26.67mA<br>If ILIM_EFUSE is 110, then LSB is 30mA<br>If ILIM_EFUSE is 111, then LSB is 40mA | 0000000       |

#### Register 0Fh (EFUSE\_CTRL1)

| Name   | Bits | Description                                                                                                                                                                                              | Default Value |
|--------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------|
| ADC_EN | D[4] | This bit enables the ADC. The ADC $V_{\mbox{\scriptsize STRG}}$ is not controlled by this bit.                                                                                                           |               |
|        |      | 0: The ADC is disabled<br>1: The ADC is enabled (default)                                                                                                                                                | 1             |
|        |      | A password is required to activate the ADC_EN function. Write the following to register F0h: 0x56, 0xE3, 0x5A, and 0xAC. Then read register F0h. If register F0h is 0x13, then ADC_EN can be configured. |               |



#### Register 13h (PLP\_CTRL3)

| Name    | Bits | Description                                                                                                                                                                                                                                                                                                                           | Default Value |
|---------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------|
| CLBK_EN | D[0] | This bit enables CLBK once ILIMIT_E-FUSE has been triggered.<br>0: If ILIMIT_E-FUSE is triggered and the FBB pin voltage (VFBB) drops to the reference voltage (VREF), then CLBK is disabled (default)<br>1: If ILIMIT_E-FUSE is triggered and the FBB pin voltage (VFBB) drops to the reference voltage (VREF), then CLBK is enabled | 0             |
|         |      | A password is required to activate the CLBK_EN function. Write the following to register F0h: 0x56, 0xE3, 0x5A, and 0xAC. Then read register F0h. If register F0h is 0x13, then CLBK_EN can be configured.                                                                                                                            |               |

#### Register 14h (PLP\_CTRL4)

| Name                   | Bits   | Description                                                                                                                                                                                                                      | Default Value |
|------------------------|--------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------|
| MAX_RLS_<br>TIMER_CLBK | D[7:2] | These bits set the release timer. If triggering ILIMIT_E-FUSE enables CLBK, then the PMIC exits CLBK once the release timer reaches its configured value.                                                                        |               |
|                        |        | 000000: 0.1ms (minimum)<br>010000: 1.6ms (default)<br>111111: 6.4ms (maximum)                                                                                                                                                    | 010000        |
|                        |        | A password is required to activate the MAX_RLS_TIMER_CLBK function. Write the following to register F0h: 0x56, 0xE3, 0x5A, and 0xAC. Then read register F0h. If register F0h is 0x13, then MAX_RLS_TIMER_CLBK can be configured. |               |
| VS_TH_CLBK             | D[1:0] | If triggering $I_{\text{LIMIT}_E\text{-}FUSE}$ enables CLBK, then the PMIC exits buck release mode once V <sub>FBS</sub> drops below V <sub>REF</sub> x VS_TH_CLBK.                                                              |               |
|                        |        | 00: 95% (default)<br>01: 92.5%<br>10: 90%<br>11: 87.5%                                                                                                                                                                           | 00            |
|                        |        | A password is required to activate the MAX_RLS_TIMER_CLBK function.<br>Write the following to register F0h: 0x56, 0xE3, 0x5A, and 0xAC. Then read<br>register F0h. If register F0h is 0x13, then VS_TH_CLBK can be configured.   |               |

#### Register 16h (CAP\_CTRL2)

| Name        | Bits   | Description                                                                                                                                                                                                               | Default Value |  |
|-------------|--------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------|--|
| CAP_OPEN_TH | D[3:0] | These bits set the $C_{STRG}$ open timer threshold. If $V_{STRG}$ reaches its set value before the timer is complete, then $C_{STRG}$ is considered "open".                                                               |               |  |
|             |        | 0000 = 0ms (minimum)                                                                                                                                                                                                      |               |  |
|             |        | <br>1111 = 12ms (maximum) (default)<br>0.8ms per step                                                                                                                                                                     | 1111          |  |
|             |        | A password is required to activate the MAX_RLS_TIMER_CLBK function. Write the following to register F0h: 0x56, 0xE3, 0x5A, and 0xAC. Then read register F0h. If register F0h is 0x13, then CAP_OPEN_TH can be configured. |               |  |



## **APPLICATION INFORMATION**

#### Setting the Storage Voltage (VSTRG)

 $V_{\text{STRG}}$  can be set by the FBS resistor divider (see Figure 12).



#### Figure 12: V<sub>STRG</sub> Feedback Circuit

V<sub>STRG</sub> can be calculated with Equation (4):

$$V_{\text{STRG}} = (1 + \frac{R_5}{R_6}) \times V_{\text{REF}}$$
(4)

Where V<sub>REF</sub> is 1.2V.

The R5 and R6 values are selected based on the application requirement. Typically, a larger R5 and R6 provide a lower leakage current, which is desired in most designs.

## Setting the Buck Release Mode Regulation Voltage

In buck release mode, the release voltage  $(V_{BUS\_RLS})$  is regulated by the FBB resistor divider (see Figure 13).





 $V_{BUS RLS}$  can be calculated with Equation (5):

$$V_{\text{BUS}_{\text{RLS}}} = (1 + \frac{R_3}{R_4}) \times V_{\text{REF}}$$
(5)

Where  $V_{REF}$  is 0.6V.

It is recommended that the sum of R3 and R4 be between  $10k\Omega$  and  $200k\Omega$ .

#### Setting the Power Failure Threshold

The VB thresholds to trigger buck release mode are set by the DET resistor divider (see Figure 14).



#### Figure 14: Power Failure Threshold Feedback Circuit

The power failure threshold  $(V_{BUS_PFI})$  can be calculated with Equation (6):

$$V_{\text{BUS}_{PFI}} = (1 + \frac{R_1}{R_2}) \times V_{\text{REF}}$$
(6)

Where V<sub>REF</sub> is 0.6V.

It is recommended that the sum of R1 and R2 be between  $10k\Omega$  and  $200k\Omega$ .

#### Setting the E-Fuse Input Current Limit

The input current limit of the e-fuse is set via I<sup>2</sup>C interface. See the Register 01h (E-FUSE) section on page 23 for more details.

#### Setting the Bus Voltage Rise Time

Connect a capacitor to the DVDT pin to control the  $V_{BUS}$  rising slew rate during start-up. See Equation 2 on page 15 to calculate the rise time during soft start (SS).

#### Selecting the Storage Capacitor (CSTRG)

 $C_{\text{STRG}}$  stores energy during normal operation, and releases this energy to VB during an input power loss. General-purpose electrolytic capacitors or low-profile POS capacitors are used for most applications. The voltage rating of  $C_{\text{STRG}}$  should exceed 20% of the target V<sub>STRG</sub>.

The capacitance reduction with the DC voltage offset should also be considered. Different capacitors have different voltage derating performances. Choose a capacitor with a high enough voltage rating to guarantee the capacitance.

The required capacitance is determined by the length of the dying gasp ( $t_{DASP}$ ) of the application. The required storage capacitance ( $C_{STRG}$ ) can be calculated with Equation (7):

$$C_{STRG} = \frac{2 \times V_{BUS_{RLS}} \times I_{RLS} \times \tau_{DASP}}{(V_{STRG}^2 - V_{BUS_{RLS}}^2) \times Eff}$$
(7)



Where  $I_{RLS}$  is the bus release current while  $V_{BUS}$  is regulated at  $V_{BUS_{RLS}}$  in buck release mode,  $t_{DASP}$  is the dying gasp, and Eff is the energy-release efficiency in buck release mode.

Consider the efficiency during buck release mode when selecting  $C_{STRG}$ . For example, if  $I_{RLS}$  is 3A,  $t_{DASP}$  is 20ms,  $V_{STRG}$  is 28V,  $V_{BUS_{RLS}}$  is 7.5V, and the efficiency is 90%, then the required  $C_{STRG}$  is 1374µF.

#### Selecting the Bootstrap Capacitor (C<sub>BST</sub>)

The BST capacitor ( $C_{BST}$ ) supplies power to the buck converter's HS-FET. It is recommended to use a 0.1µF to 1µF ceramic decoupling capacitor for  $C_{BST}$ .

#### Selecting the Input Capacitor (CIN)

Voltage spikes at the input may occur during start up or fast-off mode. Add an input capacitor  $(C_{IN})$  to reduce any  $V_{IN}$  spikes. Choose a capacitance that satisfies the application requirement. Typically, a larger  $C_{IN}$  is more effective at reducing voltage spikes; however, a larger  $C_{IN}$  results in a higher input inrush current (especially during hot-plug conditions). Choose  $C_{IN}$  to be  $\ge 1\mu$ F.



#### **PCB Layout Guidelines**

Efficient PCB layout is critical for stable operation. For the best results, refer to Figure 15 and follow the guidelines below:

- 1. Connect the high-current paths (VIN, VB, SW, STRG, and PGND) using short, wide, and direct traces.
- 2. Keep the SW trace as short as possible, and away from the feedback network.
- 3. Connect the decoupling capacitor between the VB and PGND pins, placed as close to these pins as possible.
- 4. Connect the decoupling capacitor between the VCC and AGND pins, placed as close to theses pins as possible.
- 5. Place the feedback resistors next to FBB, FBS, and DET.
- 6. Keep the BST voltage paths (BST,  $C_{BST}$ , and SW) as short as possible.
- 7. Connect the signal grounds together, then connect them to PGND using a one-point connection.



Figure 15: Recommended PCB Layout



## **TYPICAL APPLICATION CIRCUIT**



Figure 16: Typical Application Circuit (V<sub>IN</sub> = 12V, V<sub>STRG</sub> = 28V)



## **PACKAGE INFORMATION**





TOP VIEW





SIDE VIEW



#### **RECOMMENDED LAND PATTERN**

#### NOTE:

1) ALL DIMENSIONS ARE IN MILLIMETERS. 2) LEAD COPLANARITIES SHALL BE 0.08 MILLIMETERS MAX. 3) JEDEC REFERENCE IS MO-220.

- 4) DRAWING IS NOT TO SCALE.



## **CARRIER INFORMATION**





| Part Number | Package             | Quantity/ | Quantity/ | Quantity/ | Reel     | Carrier    | Carrier    |
|-------------|---------------------|-----------|-----------|-----------|----------|------------|------------|
|             | Description         | Reel      | Tube      | Tray      | Diameter | Tape Width | Tape Pitch |
| MP5516GR-Z  | QFN-25<br>(4mmx4mm) | 5000      | N/A       | N/A       | 13in     | 12mm       | 8mm        |



## **REVISION HISTORY**

| Revision # | <b>Revision Date</b> | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | Pages Updated |  |  |
|------------|----------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------|--|--|
| 1.0        | 7/28/2022            | Initial Release                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | -             |  |  |
| 1.1        |                      | Updated "70m $\Omega$ /42m $\Omega$ R <sub>DS(ON)</sub> MOSFETS" to "60m $\Omega$ /37m $\Omega$ R <sub>DS(ON)</sub> MOSFETS" in the Features section                                                                                                                                                                                                                                                                                                                             |               |  |  |
|            |                      | Deleted "Use a $0.1\mu F$ decoupling capacitor to decouple MODE" in the MODE description                                                                                                                                                                                                                                                                                                                                                                                         | 5             |  |  |
|            |                      | Deleted "The reverse blocking feature can be disabled by<br>the RVS_BLK_EN bit in register 01h" in the Reverse<br>Current Blocking section                                                                                                                                                                                                                                                                                                                                       | 17            |  |  |
|            | 7/7/2023             | <ul> <li>Updated the PCB Layout Guidelines section:</li> <li>Updated "3. Place the VB decoupling capacitor as close to PGND as possible." to "3. Connect the decoupling capacitor between the VB and PGND pins, placed as close to these pins as possible."</li> <li>Updated "4. Place the VCC decoupling capacitor as close to AGND as possible." to "4. Connect the decoupling capacitor between the VCC and AGND pins, placed as close to these pins as possible."</li> </ul> | 28            |  |  |

**Notice:** The information in this document is subject to change without notice. Please contact MPS for current specifications. Users should warrant and guarantee that third-party Intellectual Property rights are not infringed upon when integrating MPS products into any application. MPS will not assume any legal responsibility for any said applications.