# MP9929



# 100V Input, Current-Mode, Synchronous Step-Down Controller

### DESCRIPTION

The MP9929 is a high-voltage, synchronous, step-down, switching regulator controller that can directly step down voltages from up to 100V. The MP9929 uses pulse-width modulation (PWM) current control architecture with accurate cycle-by-cycle current limiting. It can drive dual N-channel MOSFET switches.

Advanced asynchronous modulation (AAM) mode enables asynchronous operation and pulse-skip mode (PSM) to optimize light-load efficiency.

The MP9929's operating frequency can be configured via an external resistor or synchronized to an external clock for noisesensitive applications. Fault protections are available, including a precision output overvoltage protection (OVP), output over-current protection (OCP), and thermal shutdown.

The MP9929 is available in a QFN-26 (4mmx6mm) package.

### FEATURES

- Up to 100V of Input Voltage (V<sub>IN</sub>)
- 7V to 18V VDRV Voltage (V<sub>DRV</sub>) Range
- Dual N-Channel MOSFET Driver
- Low-Dropout (LDO) Operation: Maximum Duty Cycle at 99.5%
- Configurable Frequency Range: 100kHz to 1000kHz
- 180° Out-of-Phase SYNCO
- External Soft Start (SS) and PG Pin
- Selectable Cycle-by-Cycle Current Limit
- Output Over-Voltage Protection (OVP)
- Configurable Continuous Conduction Mode (CCM), Advanced Asynchronous Modulation (AAM) Mode, and Pulse-Skip Mode (PSM)
- Over-Temperature Protection (OTP)
- Available in a QFN-26 (4mmx6mm) Package

Optimized Performance with MPS Inductor MPL-AY1265 Series

### APPLICATIONS

- Power Delivery (PD) Power Supply in Power over Ethernet (PoE) Systems
- USB Dedicated Charging Ports (DCPs)
- Energy Storage Systems (ESS)
- Industrial Control Systems
- Power Supply for Linear Chargers

All MPS parts are lead-free, halogen-free, and adhere to the RoHS directive. For MPS green status, please visit the MPS website under Quality Assurance. "MPS", the MPS logo, and "Simple, Easy Solutions" are trademarks of Monolithic Power Systems, Inc. or its subsidiaries.

MPL Opt



# **TYPICAL APPLICATION**





### **ORDERING INFORMATION**

| Part Number* | Package          | Top Marking | MSL Rating |  |
|--------------|------------------|-------------|------------|--|
| MP9929GQW    | QFN-26 (4mmx6mm) | See Below   | 2          |  |

\* For Tape & Reel, add suffix -Z (e.g. MP9929GQW-Z).

TOP MARKING <u>MPSYWW</u> MP9929 LLLLLL

MPS: MPS prefix Y: Year code WW: Week code MP9929: Part number LLLLLL: Lot number



### PACKAGE REFERENCE



# **PIN FUNCTIONS**

| Pin #               | Name    | Description                                                                                                                                                                                                                                                                                                                                                                                                       |  |  |  |  |
|---------------------|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| 1                   | FREQ    | <b>Switching frequency selection.</b> Connect a resistor between the FREQ and SGND pins to set the switching frequency (fsw).                                                                                                                                                                                                                                                                                     |  |  |  |  |
| 2                   | PG      | Power good output. The PG pin has an open-drain output.                                                                                                                                                                                                                                                                                                                                                           |  |  |  |  |
| 3                   | ILIM    | <b>Current limit selection.</b> The voltage at the ILIM pin ( $V_{ILIM}$ ) sets the nominal sense voltage at the maximum output current. There are three fixed options: float ILIM, connect ILIM to VCC, or connect ILIM to SGND.                                                                                                                                                                                 |  |  |  |  |
| 4                   | SYNCO   | <b>Synchronous signal output.</b> When the MP9929 works in continuous conduction mode (CCM) or discontinuous conduction mode (DCM) for dual-channel operation, the SYNCO pin outputs a clock that is 180° out-of-phase with the internal oscillator clock or external synchronous clock. SYNCO outputs a DC voltage under certain conditions including sleep mode, low-dropout (LDO) mode, and fault protections. |  |  |  |  |
| 5                   | SENSE-  | <b>Negative input for the current sense.</b> The sensed inductor current (I <sub>L</sub> ) limit threshold is determined by the ILIM pin's status.                                                                                                                                                                                                                                                                |  |  |  |  |
| 6                   | SENSE+  | <b>Positive input for the current sense.</b> The sensed I <sub>L</sub> limit threshold is determined by the ILIM pin's status.                                                                                                                                                                                                                                                                                    |  |  |  |  |
| 7, 9, 15,<br>16, 17 | PGND    | <b>Power ground.</b> The PGND pin is the power ground reference for the internal low-side MOSFET (LS-FET) driver.                                                                                                                                                                                                                                                                                                 |  |  |  |  |
| 8                   | DRVL    | <b>Bottom gate driver output.</b> Connect the DRVL pin to the of the synchronous N-channel MOSFET.                                                                                                                                                                                                                                                                                                                |  |  |  |  |
| 10, 18              | VDRV    | <b>Driver power supply and internal circuit supply</b> . A ceramic capacitor is required at each VDRV pin to prevent large voltage spikes at the input.                                                                                                                                                                                                                                                           |  |  |  |  |
| 11                  | BST     | <b>Bootstrap.</b> The BST pin is the positive power supply for the internal, floating high-side MOSFET (HS-FET) driver. Connect a bypass capacitor between the BST and SW pins.                                                                                                                                                                                                                                   |  |  |  |  |
| 12                  | DRVH    | <b>High-side (HS) gate driver output.</b> The DRVH pin drives the gate of the top N-channel MOSFET. The DRVH driver draws power from the BST capacitor ( $C_{BST}$ ), then returns the power to the SW pin, providing a true floating drive to the top N-channel MOSFET.                                                                                                                                          |  |  |  |  |
| 13                  | SW      | <b>Switch node.</b> The SW pin is the reference for the BST pin voltage ( $V_{BST}$ ) supply and high current returns for the bootstrapped switch.                                                                                                                                                                                                                                                                |  |  |  |  |
| 14, 19              | NC      | Not connected. Float the NC pins.                                                                                                                                                                                                                                                                                                                                                                                 |  |  |  |  |
| 20                  | EN/SYNC | <b>Enable.</b> The EN/SYNC pin can be used to implement an input under-voltage lockout (UVLO) function externally. If an external synchronous clock is applied to EN/SYNC, an internal clock follows the synchronous frequency (fsyNc).                                                                                                                                                                           |  |  |  |  |
| 21                  | VCC     | <b>Internal bias supply.</b> Decouple the VCC pin with a minimum $1\mu$ F ceramic capacitor. The capacitance must not exceed $4.7\mu$ F.                                                                                                                                                                                                                                                                          |  |  |  |  |
| 22                  | SGND    | Low-noise signal ground reference.                                                                                                                                                                                                                                                                                                                                                                                |  |  |  |  |
| 23                  | SS      | <b>Soft-start control input.</b> The SS pin configures the soft-start period (tss) with an external capacitor connected between the SS and SGND pins.                                                                                                                                                                                                                                                             |  |  |  |  |
| 24                  | COMP    | <b>Low-impedance output of the internal error amplifier (EA).</b> The COMP pin compensates for the regulation control loop. Connect an RC network between the COMP and SGND pins to compensate for the regulation control loop.                                                                                                                                                                                   |  |  |  |  |
| 25                  | FB      | <b>Feedback.</b> The FB pin is the input to the EA. An external resistor divider connected between the output and SGND is compared to the internal 0.8V reference voltage ( $V_{REF}$ ) to set the regulation voltage.                                                                                                                                                                                            |  |  |  |  |



| Pin # | Name    | Description                                                                                                                                                                                                                                                                                                                                                                                           |
|-------|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 26    | AAM/CCM | Advanced asynchronous modulation (AAM) mode or continuous conduction mode (CCM) setting. Connect the AAM/CCM pin to VCC or float the pin to enable the MP9929 to work in CCM. Connect a suitable external resistor between the AAM/CCM and SGND pins to set AAM mode at a low level, which enables the part to work in AAM mode. The AAM mode voltage (V <sub>AAM</sub> ) must be a minimum of 480mV. |
| -     | EP      | Thermal exposed pad. Solder the EP pin to PGND to reduce thermal resistance.                                                                                                                                                                                                                                                                                                                          |

### PIN FUNCTIONS (continued)

# ABSOLUTE MAXIMUM RATINGS (1)

| Gate driver voltage (VDR | v)0.3V to +20V                                    |
|--------------------------|---------------------------------------------------|
| EN/SYNC                  |                                                   |
| SW                       |                                                   |
| BST                      |                                                   |
| BST to SW                |                                                   |
| PG                       | 0.3V to +6V                                       |
| SENSE±                   |                                                   |
| Differential sense (SENS | SE+ to SENSE-)                                    |
| `<br>·····               |                                                   |
| DRVH to SW               | -0.3V to V <sub>BST-SW</sub> + 0.3V               |
| DRVL to PGND             | 0.3V to V <sub>DRV</sub> + 0.3V                   |
| All other pins           |                                                   |
| Continuous power dissip  | pation ( $T_A = 25^{\circ}C$ ) <sup>(2) (3)</sup> |
| QFN-26 (4mmx6mm)         | 2.3W                                              |
| Junction temperature (T  | J)150°C                                           |
| Lead temperature         |                                                   |
| Storage temperature      | 65°C to +150°C                                    |
|                          |                                                   |

### ESD Ratings

| Human body model (HB   | BM)   | ±1000V |
|------------------------|-------|--------|
| Charged-device model ( | (CDM) | )±750V |

#### **Recommended Operating Conditions** <sup>(4)</sup>

| Gate driver voltage (VDRV)    | 7V to 18V                           |
|-------------------------------|-------------------------------------|
| SW voltage (V <sub>SW</sub> ) | 1V to +100V                         |
| SW slew rate                  | <50V/ns                             |
| Output voltage (VOUT, R       | SENSE connected to                  |
| PGND)                         | ≤V <sub>IN</sub> x D <sub>MAX</sub> |
| Output voltage (VOUT, RSENS   | E connected to VOUT)                |
|                               | ≤24V                                |
| Operating junction temp (T.   | )40°C to +125°C                     |
|                               |                                     |

### Thermal Resistance θ<sub>JA</sub> θ<sub>JC</sub>

QFN-26(4mmx6mm)

#### Notes:

- 1) Exceeding these ratings may damage the device.
- 2) The maximum allowable power dissipation is a function of the maximum junction temperature, T<sub>J</sub> (MAX), the junction-toambient thermal resistance,  $\theta_{JA}$ , and the ambient temperature, T<sub>A</sub>. The maximum allowable continuous power dissipation at any ambient temperature is calculated by P<sub>D</sub> (MAX) = (T<sub>J</sub> (MAX) - T<sub>A</sub>) /  $\theta_{JA}$ . Exceeding the maximum allowable power dissipation produces an excessive die temperature, which may cause the regulator to go into thermal shutdown. Internal thermal shutdown circuitry protects the device from permanent damage.
- 3) The θ<sub>JA</sub> value given in this table is only valid for comparison with other packages and cannot be used for design purposes. These values were calculated in accordance with JESD51-7, and simulated on a specified JEDEC board. They do not represent the performance obtained in an actual application.
- The device is not guaranteed to function outside of its operating conditions.



# **ELECTRICAL CHARACTERISTICS**

VDRV = 12V, EN = 2V,  $T_J$  = -40°C to +125°C <sup>(5)</sup>, typical value is tested at  $T_J$  = 25°C, unless otherwise noted.

| Parameters                                                               | Symbol                      | Condition                                                                                                                                             | Min   | Тур        | Max            | Units       |
|--------------------------------------------------------------------------|-----------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------|-------|------------|----------------|-------------|
| VDRV Supply                                                              |                             | •                                                                                                                                                     |       |            |                |             |
| V <sub>DRV</sub> under-voltage lockout<br>(UVLO) rising threshold        | Vdrv_uvlo_<br>rising        |                                                                                                                                                       | 6.2   | 6.6        | 7              | V           |
| V <sub>DRV</sub> UVLO falling threshold                                  | Vdrv_uv_<br>Falling         |                                                                                                                                                       | 5.6   | 6          | 6.4            | V           |
| V <sub>DRV</sub> UVLO hysteresis                                         | Vdrv_uvlo_<br>hys           |                                                                                                                                                       |       | 600        |                | mV          |
| VDRV continuous conduction mode (CCM) quiescent current                  | IQ_CCM                      | V <sub>AAM</sub> = 5V, V <sub>FB</sub> = 0.84V,<br>SENSE+ = SENSE- = 0.3V                                                                             |       |            | 1200           | μA          |
| VDRV advanced asynchronous<br>modulation (AAM) mode<br>quiescent current | Iq_aam                      | V <sub>AAM</sub> = 0.6V, V <sub>FB</sub> = 0.84V,<br>SENSE+ = SENSE- = 0.3V                                                                           |       |            | 550            | μA          |
| VDRV shutdown current                                                    | ISHDN                       | $V_{EN} = 0V$                                                                                                                                         |       |            | 400            | μA          |
| VCC Regulator                                                            |                             |                                                                                                                                                       |       |            |                |             |
| VCC regulator output voltage from V <sub>IN</sub>                        | Vcc_vin                     | V <sub>DRV</sub> > 7V                                                                                                                                 |       | 5          |                | V           |
| Reference voltage (V <sub>REF</sub> )                                    |                             |                                                                                                                                                       |       |            |                |             |
| Reference voltage                                                        | $V_{REF}$                   | $\begin{aligned} 7V &\leq V_{DRV} \leq 18V, \ T_J = 25^\circ C \\ 7V &\leq V_{DRV} \leq 18V, \\ T_J &= -40^\circ C \ to \ +125^\circ C \end{aligned}$ | 0.792 | 0.8<br>0.8 | 0.808<br>0.812 | V<br>V      |
| FB current                                                               | I <sub>FB</sub>             | V <sub>FB</sub> = 0.84V                                                                                                                               |       | 10         |                | nA          |
| Enable (EN)                                                              |                             | ·                                                                                                                                                     | •     |            |                |             |
| EN rising threshold                                                      | Ven_rising                  |                                                                                                                                                       | 1.16  | 1.22       | 1.28           | V           |
| EN falling threshold                                                     | Ven_falling                 |                                                                                                                                                       | 1.03  | 1.09       | 1.15           | V           |
| EN threshold hysteresis                                                  | $V_{\text{EN}_{\text{TH}}}$ |                                                                                                                                                       |       | 130        |                | mV          |
| EN input current                                                         | I <sub>EN</sub>             | $V_{EN} = 2V$                                                                                                                                         |       | 2          |                | μA          |
| EN turn-off delay                                                        | toff                        |                                                                                                                                                       | 10    | 20         |                | μs          |
| Oscillator and Synchronous Sig                                           | nal                         |                                                                                                                                                       |       |            |                |             |
| Operating frequency                                                      | fsw                         | $R_{FREQ} = 65k\Omega$                                                                                                                                | 240   | 300        | 360            | kHz         |
| Foldback operating frequency                                             | fsw_foldback                | V <sub>FB</sub> = 0.1V                                                                                                                                |       | 50         |                | % of<br>fsw |
| Maximum configurable frequency                                           | fswн                        |                                                                                                                                                       | 1000  |            |                | kHz         |
| Minimum configurable frequency                                           | fswL                        |                                                                                                                                                       |       |            | 100            | kHz         |
| EN/SYNC frequency range                                                  | f <sub>SYNC</sub>           |                                                                                                                                                       | 100   |            | 1000           | kHz         |
| EN/SYNC rising threshold                                                 | V <sub>SYNC_RISING</sub>    |                                                                                                                                                       | 2     |            |                | V           |
| EN/SYNC falling threshold                                                | Vsync_<br>falling           |                                                                                                                                                       |       |            | 0.35           | V           |



### ELECTRICAL CHARACTERISTICS (continued)

VDRV = 12V, EN = 2V,  $T_J$  = -40°C to +125°C <sup>(5)</sup>, typical value is tested at  $T_J$  = 25°C, unless otherwise noted.

| Parameters                               | Symbol                         | Condition                                                               | Min | Тур  | Max | Units |
|------------------------------------------|--------------------------------|-------------------------------------------------------------------------|-----|------|-----|-------|
| Current Sense                            | •                              |                                                                         |     |      |     |       |
| Current-sense common-mode voltage range  | Vsense±                        |                                                                         | 0   |      | 24  | V     |
|                                          |                                | $I_{\text{LIM}} = \text{SGND}, V_{\text{SENSE+}} = 3.3 \text{V}$        | 15  | 25   | 35  | mV    |
| Current limit sense voltage              | VILIMIT                        | ILIM = VCC, VSENSE+ = 3.3V                                              | 40  | 50   | 60  | mV    |
|                                          |                                | ILIM = float, VSENSE+ = 3.3V                                            | 65  | 75   | 85  | mV    |
| <b>D</b>                                 |                                | ILIM =SGND, VSENSE+ = 3.3V                                              |     | 8    |     |       |
| Reverse current limit sense              | V <sub>REV_ILIMIT</sub>        | $I_{\text{LIM}} = \text{VCC}, \text{ V}_{\text{SENSE+}} = 3.3 \text{V}$ |     | 17   |     | mV    |
| voltage                                  |                                | $I_{\text{LIM}} = \text{float}, V_{\text{SENSE+}} = 3.3 \text{V}$       |     | 24   |     |       |
|                                          |                                | $I_{\text{LIM}} = \text{SGND}, V_{\text{SENSE+}} = 3.3 \text{V}$        |     | 22.5 |     |       |
| Valley current limit                     | VVALLEY_                       | ILIM = VCC, VSENSE+ = 3.3V                                              |     | 47.5 |     | mV    |
|                                          |                                | ILIM = float, VSENSE+ = 3.3V                                            |     | 72.5 |     |       |
|                                          |                                | V <sub>SENSE±_CM</sub> = 0V                                             |     | -45  |     | μA    |
| Sense input current                      | ISENSE                         | V <sub>SENSE±_CM</sub> = 3.3V                                           |     | 115  |     | μA    |
|                                          |                                | Vsense <sub>±_CM</sub> > 5V                                             |     | 150  |     | μA    |
| Soft Start (SS)                          | •                              | •                                                                       |     |      |     |       |
| Soft-start source current                | lss                            | V <sub>SS</sub> = 0.5V                                                  | 2   | 4    | 6   | μA    |
| Error Amplifier (EA)                     | •                              | •                                                                       |     |      |     |       |
| Error amplifier (EA)<br>transconductance | Gм                             | $\Delta V_{EA} = 5 mV$                                                  |     | 500  |     | µA/V  |
| EA open-loop DC gain <sup>(6)</sup>      | Ao                             |                                                                         |     | 70   |     | dB    |
| EA sink/source current                   | IEA                            | V <sub>FB</sub> = 0.7V / 0.9V                                           |     | ±30  |     | μA    |
| Gate Driver                              | ·                              | •                                                                       |     |      |     |       |
| DRVL low output voltage                  | Voll                           | Sink 100mA                                                              |     | 0.15 |     | V     |
| DRVL high output voltage to rail         | Vohl                           | Source 100mA                                                            |     | 0.45 |     | V     |
| DRVH low output voltage                  | Volh                           | Sink 100mA                                                              |     | 0.15 |     | V     |
| DRVH high output voltage to rail         | V <sub>онн</sub>               | Source 100mA                                                            |     | 0.45 |     | V     |
| DDV/L peak pull down ourrept (6)         | V <sub>DRVL</sub> = VDRV = 12V |                                                                         | 2.5 |      | Α   |       |
| DRVE peak puil-down current (*           | IOLL                           | $V_{DRVL} = VDRV = 16V$                                                 | 3.5 |      | Α   |       |
| DDV(L peok pull up ourrept (6)           | Let u                          | $V_{DRVL} = 0V, VDRV = 12V$                                             |     | 1.5  |     | Α     |
| DRVL peak pull-up current (*)            | IOHL                           | $V_{DRVL} = 0V, VDRV = 16V$                                             |     | 2.5  |     | А     |
| DD) (H pock pull down ourropt (6)        | Let u                          | $V_{DRVH} = VDRV = 12V$                                                 |     | 2.5  |     | Α     |
| DRVH peak puil-down current (*)          | IOLH                           | $V_{DRVH} = VDRV = 16V$                                                 |     | 3.5  |     | Α     |
|                                          | La                             | $V_{DRVH} = 0V, VDRV = 12V$                                             |     | 1.5  |     | Α     |
| DRVH peak puil-up current 👳              | ЮНН                            | $V_{DRVH} = 0V, VDRV = 16V$                                             |     | 2.5  |     | Α     |
| Dead time from DRVH off to<br>DRVL on    |                                | C <sub>LOAD</sub> = 3.3nF, trigger level 3V<br>(DRVH) to 3V (DRVL)      |     | 50   |     | ns    |
| Dead time from DRVL off to<br>DRVH on    |                                | $C_{LOAD} = 3.3$ nF, trigger level 3V<br>(DRVL) to 3V(DRVH)             |     | 50   |     | ns    |
| DRVH maximum duty cycle                  | Dмах                           | V <sub>FB</sub> = 0.7V                                                  | 98  | 99.5 |     | %     |
| DRVH minimum on time (7)                 | ton_min_drvh                   |                                                                         |     | 92   |     | ns    |

MP9929 Rev. 1.0 5/24/2024



### ELECTRICAL CHARACTERISTICS (continued)

VDRV = 12V, EN = 2V, T<sub>J</sub> = -40°C to +125°C  $^{(5)}$ , typical value is tested at T<sub>J</sub> = 25°C, unless otherwise noted.

| Parameters                                                                      | Symbol                  | Condition                | Min | Тур | Max   | Units                    |  |  |
|---------------------------------------------------------------------------------|-------------------------|--------------------------|-----|-----|-------|--------------------------|--|--|
| DRVL minimum on time (7)                                                        | ton_min_drvl            |                          |     | 140 |       | ns                       |  |  |
| Protections                                                                     |                         |                          |     |     |       |                          |  |  |
| Over-voltage (OV) threshold                                                     | Vov                     |                          | 110 | 115 | 120   | % of<br>V <sub>REF</sub> |  |  |
| OV hysteresis                                                                   | Vov_hys                 |                          |     | 10  |       | % of<br>V <sub>REF</sub> |  |  |
| Thermal shutdown (7)                                                            |                         |                          |     | 150 |       | °C                       |  |  |
| Thermal shutdown hysteresis (7)                                                 |                         |                          |     | 20  |       | °C                       |  |  |
| Power Good (PG)                                                                 |                         |                          |     |     |       |                          |  |  |
| PG low                                                                          | Vpg_low                 | Isink = 4mA              |     | 0.1 | 0.3   | V                        |  |  |
| PC rising threshold                                                             | V <sub>PG_VTH_</sub>    | Vout rising              | 85  | 90  | 96.5  | % of                     |  |  |
| FG fising theshold                                                              | RSING                   | Vout falling             | 101 | 107 | 112.5 | $V_{REF}$                |  |  |
| PC folling throughold                                                           | Vpg_vth_                | V <sub>OUT</sub> falling | 81  | 87  | 92.5  | % of                     |  |  |
|                                                                                 | FALLING                 | Vout rising              | 105 | 110 | 116.5 | $V_{REF}$                |  |  |
| PG threshold hysteresis                                                         | V <sub>PG_VTH_HYS</sub> |                          |     | 3   |       | % of<br>V <sub>REF</sub> |  |  |
| PG leakage current                                                              | IPG_LK                  | $V_{PG} = 5V$            |     |     | 2     | μA                       |  |  |
| PG delay time                                                                   | tpg_delay               | PG rising and falling    |     | 25  |       | μs                       |  |  |
| Advanced Asynchronous Modulation (AAM) Mode or Continuous Conduction Mode (CCM) |                         |                          |     |     |       |                          |  |  |
| AAM mode output current                                                         | Іаам                    | $R_{FREQ} = 65k\Omega$   |     | 9.2 |       | μA                       |  |  |
| Rising AAM mode threshold<br>required for CCM                                   | V <sub>CCM_RISING</sub> |                          | 2.3 |     |       | V                        |  |  |
| Falling AAM mode threshold required for CCM                                     | VCCM_FALLING            |                          | 2.1 |     |       | V                        |  |  |

Notes:

5) Not tested in production. Guaranteed by over-temperature correlation.

6) Not tested in production. Derived by design.

7) Not tested in production. Derived by sample characterization.



# **TYPICAL CHARACTERISTICS**

 $V_{IN} = 56V$ ,  $V_{DRV} = 12V$ ,  $V_{OUT} = 12V$ ,  $T_A = 25^{\circ}C$ , unless otherwise noted.





### TYPICAL CHARACTERISTICS (continued)

 $V_{IN} = 56V$ ,  $V_{DRV} = 12V$ ,  $V_{OUT} = 12V$ ,  $T_A = 25^{\circ}C$ , unless otherwise noted.





### **TYPICAL CHARACTERISTICS** (continued)

 $V_{IN} = 56V$ ,  $V_{DRV} = 12V$ ,  $V_{OUT} = 12V$ ,  $T_A = 25^{\circ}C$ , unless otherwise noted.





# **TYPICAL PERFORMANCE CHARACTERISTICS**

Performance waveforms are tested on the evaluation board in the Design Example section on page 24.  $V_{IN} = 56V$ ,  $V_{DRV} = 12V$ ,  $V_{OUT} = 12V$ ,  $T_A = 25^{\circ}C$ , unless otherwise noted.





CH1: Voutr/AC CH3: Vsw CH4: IL

Start-Up through VIN









# **TYPICAL PERFORMANCE CHARACTERISTICS** (continued)

Performance waveforms are tested on the evaluation board in the Design Example section on page 24.  $V_{IN} = 56V$ ,  $V_{DRV} = 12V$ ,  $V_{OUT} = 12V$ ,  $T_A = 25^{\circ}C$ , unless otherwise noted.





Start-Up through EN



Shutdown through EN











### **TYPICAL PERFORMANCE CHARACTERISTICS** (continued)

Performance waveforms are tested on the evaluation board in the Design Example section on page 24.  $V_{IN} = 56V$ ,  $V_{DRV} = 12V$ ,  $V_{OUT} = 12V$ ,  $T_A = 25^{\circ}C$ , unless otherwise noted.



CH1: V<sub>OUT</sub>

**Short-Circuit Protection Steady** 

Short-Circuit Protection Recovery Short circuit to Iout = 0A





**Short-Circuit Protection Recovery** Short circuit to IOUT = 10A







# TYPICAL PERFORMANCE CHARACTERISTICS (continued)

Performance waveforms are tested on the evaluation board in the Design Example section on page 24.  $V_{IN} = 56V$ ,  $V_{DRV} = 12V$ ,  $V_{OUT} = 12V$ ,  $T_A = 25^{\circ}C$ , unless otherwise noted.





# FUNCTIONAL BLOCK DIAGRAM



Figure 1: Functional Block Diagram



### OPERATION

#### Overview

The MP9929 is a high-performance, step-down, synchronous, DC/DC converter controller IC with a wide input voltage ( $V_{IN}$ ) range. It implements a current-mode, switching frequency ( $f_{SW}$ ), configurable control architecture to regulate the output voltage ( $V_{OUT}$ ) with external N-channel MOSFET switches.

The MP9929 senses the voltage at the FB pin  $(V_{FB})$ . The difference between  $V_{FB}$  and an internal 0.8V reference voltage  $(V_{REF})$  is amplified to generate an error voltage on the COMP pin. This error voltage is used as a threshold for the current-sense comparator with a slope compensation ramp.

Under normal load conditions, the controller operates in full pulse-width modulation (PWM) mode. At the beginning of each oscillator cycle, the top gate driver is enabled. The top gate turns on for a period determined by the duty cycle. When the top gate turns off, the bottom gate turns on after a dead time (DT) and remains on until the beginning of the next clock cycle.

There is an optional power-save mode for lightload or no-load conditions, which is described in further detail below.

#### Advanced Asynchronous Modulation (AAM) Mode

The MP9929 employs advanced asynchronous modulation (AAM) mode functionality to optimize efficiency during light-load or no-load conditions. AAM mode can be optionally enabled when the AAM/CCM pin is set to a low level by connecting a suitable resistor to SGND. Selecting a suitable resistor ensures that the AAM mode voltage  $(V_{AAM})$  does not drop below 480mV.  $V_{AAM}$  can be calculated with Equation (1):

$$V_{AAM}(mV) = I_{AAM}(\mu A) \times R_{AAM}(k\Omega)$$
(1)

The AAM mode output current  $(I_{AAM})$  can be calculated with Equation (2):

$$I_{AAM}(\mu A) = 600 \text{mV} / R_{FREQ}(k\Omega) \qquad (2)$$

 $R_{FREQ}$  is the resistor connected between the FREQ and SGND pins for a given operating frequency. This frequency can be determined

according to the Configurable Switching Frequency section on page 21.

AAM mode is disabled when the AAM/CCM pin is floated or connected to VCC.

If AAM mode is enabled under light-load conditions, and the DC value of the internal COMP voltage ( $V_{IN\_COMP} = V_{COMP} - V_{OFFSET\_COMP}$ , where  $V_{OFFSET\_COMP}$  is about 720mV) is below  $V_{AAM}$ , then the MP9929 enters AAM mode. In this mode, the high-side MOSFET (HS-FET) turns on when  $V_{IN\_COMP}$  exceeds  $V_{AAM}$ , then turns off when the inductor current (I<sub>L</sub>) reaches the value determined by  $V_{IN\_COMP}$  and the slope compensation ramp.

The low-side MOSFET (LS-FET) turns on after the HS-FET turns off, then remains on until I<sub>L</sub> drops to 0A. When the LS-FET turns off,  $V_{IN\_COMP}$ remains low for a long period before  $V_{IN\_COMP}$ exceeds  $V_{AAM}$  again due to the slow  $V_{OUT}$  drop. During this long period, the no-pulse condition improves efficiency but increases the  $V_{OUT}$  ripple. Typically,  $V_{AAM}$  is set to ensure that the peak inductor current in AAM mode (I<sub>PEAK\\_AAM</sub>) is between hundreds of mA and 2A.

When the load increases and the DC value of  $V_{IN\_COMP}$  exceeds  $V_{AAM}$ , operation changes to discontinuous conduction mode (DCM) or continuous conduction mode (CCM), with a constant  $f_{SW}$ . Figure 2 shows the difference in  $I_L$  in AAM mode and CCM.



Figure 2: AAM Mode and CCM

#### Floating Driver and Bootstrap (BST) Charging

The floating top gate driver is powered by an external bootstrap (BST) capacitor ( $C_{BST}$ ), which is typically refreshed when the HS-FET turns off. This floating driver provides its own undervoltage lockout (UVLO) protection, with a 5V rising threshold and a hysteresis of 500mV.



#### VDRV Power Supply and VCC Regulator

The HS-FET and LS-FET drivers are powered from VDRV. Typically, a  $1\mu$ F to  $4.7\mu$ F ceramic capacitor is required at each VDRV pin to prevent large voltage spikes at the input.

An internal low-dropout (LDO) linear regulator supplies VCC power from VDRV, where most of the internal circuitries are powered from the VCC regulator. A  $1\mu$ F ceramic capacitor is recommended between the VCC and SGND pins.

#### Error Amplifier (EA)

The error amplifier (EA) compares V<sub>FB</sub> with the internal 0.8V V<sub>REF</sub> and outputs a current proportional to the difference between these two voltages. This output current  $(I_{OUT})$  is then used to charge or discharge the external compensation network to form the COMP voltage (V<sub>COMP</sub>), which controls the power MOSFET's current. Adjusting the compensation network between COMP and SGND can optimize the control loop to achieve good stability or fast transient response.

#### **Current Limit**

There are three fixed options for setting the current limit. If the ILIM pin is connected to SGND, the current limit sense voltage ( $V_{ILIMIT}$ ) is set to 25mV. If ILIM is connected to VCC,  $V_{ILIMIT}$  is set to 50mV. If ILIM is floated,  $V_{ILIMIT}$  is set to 75mV.

When the peak inductor current ( $I_{PEAK}$ ) exceeds the set current limit threshold, and  $V_{OUT}$  starts to drop until  $V_{FB}$  is 30% of  $V_{REF}$ , the MP9929 enters hiccup mode to periodically restart the part. Meanwhile, the frequency decreases when  $V_{FB}$ is below 0.5V. This protection mode is especially useful when the output is dead-shorted to ground. The average short-circuit current is greatly reduced to alleviate the thermal issues. The MP9929 exits hiccup mode once the overcurrent (OC) condition is removed.

### Low-Dropout (LDO) Operation

LDO mode is designed to improve dropout when  $V_{IN}$  is close to  $V_{OUT}$  by further increasing the HS-FET's on time after the minimum off time is reached. When the current in the HS-FET does not reach the value set by COMP within one PWM cycle, the HS-FET remains on. The MP9929 also monitors the BST-to-SW voltage

 $(V_{BST-SW})$ . If  $V_{BST-SW}$  is below the BST UVLO threshold, then the HS-FET turns off, regardless of whether the current reaches the value set by COMP. Since the BST regulation voltage significantly exceeds the BST UVLO threshold, the HS-FET can remain on for a long time without being required to refresh C<sub>BST</sub>. As a result, the effective duty cycle of the switching regulator increases. The MP9929 can support up to a 99.5% maximum duty cycle.

#### Power Good (PG) Function

The MP9929 includes an open-drain power good (PG) output that indicates whether the regulator's output is within about  $\pm 10\%$  of its nominal value. When V<sub>OUT</sub> is outside this range, the PG output is pulled low. The PG output must be connected to a voltage source below 6V via a resistor (e.g.  $100k\Omega$ ).

The PG pin provides self-driving capabilities. If the input supply fails to power the MP9929, then PG is clamped low even though PG is connected to an external DC source via a pull-up resistor. Figure 3 shows the relationship between the PG clamped voltage and the pull-up current.



Figure 3: PG Clamped Voltage vs. Pull-Up Current

#### Soft Start (SS)

Soft start (SS) is implemented to prevent the converter's  $V_{OUT}$  from overshooting during startup. When the chip starts up, the internal circuitry generates a soft-start voltage (V<sub>SS</sub>) ramping up from 0V to 0.8V. If V<sub>SS</sub> is below the internal V<sub>REF</sub>, then V<sub>SS</sub> overrides V<sub>REF</sub>, meaning the EA uses



 $V_{\text{SS}}$  as the reference. If  $V_{\text{SS}}$  exceeds  $V_{\text{REF}}$  then  $V_{\text{REF}}$  regains control.

An external capacitor connected between the SS and SGND pins is charged from an internal current source, which produces a ramped voltage. The soft-start time ( $t_{SS}$ ) is set by the external SS capacitor ( $C_{SS}$ ) and can be calculated with Equation (3):

$$t_{ss}(ms) = \frac{C_{ss}(nF) \times V_{REF}(V)}{I_{ss}(\mu A)}$$
(3)

Where  $I_{\text{SS}}$  is the SS charge current. There is no internal SS capacitor.

V<sub>SS</sub> resets if a fault protection occurs, except for output over-voltage protection (OVP).

### **Output Over-Voltage Protection (OVP)**

The MP9929's V<sub>OUT</sub> is monitored by V<sub>FB</sub>. If V<sub>FB</sub> is typically 115% of V<sub>REF</sub>, then this triggers OVP. Once OVP is triggered, the MP9929 enters discharge mode, the HS-FET turns off, and the LS-FET turns on until the reverse current limit is triggered. When the LS-FET turns off, I<sub>L</sub> increases, and current passes through the HS-FET body diode from V<sub>OUT</sub> to V<sub>IN</sub>. The LS-FET turns on again during the next clock cycle. The MP9929 works in discharge mode until V<sub>FB</sub> drops below 105% of V<sub>REF</sub>.

### Enable (EN)

The MP9929 provides a dedicated enable (EN) control pin, using a bandgap-generated precision threshold. The IC can be enabled or disabled by pulling the EN pin high or low, respectively. To disable the part, the EN/SYNC pin must be pulled low for a minimum of 15µs.

Connect EN to VDRV or VIN via a resistor divider  $(R_{EN\_UP} \text{ or } R_{EN\_DOWN})$  to configure the VDRV or VIN start-up threshold (see Figure 4).





The  $V_{DRV}$  or  $V_{IN}$  UVLO threshold is  $V_{EN_{THRESHOLD}}$  x (1+  $R_{EN_{UP}}$  /  $R_{EN_{DOWN}}$ ).

In high input designs, the EN pin voltage ( $V_{EN}$ ) should not exceed 50V.

### Synchronize

The MP9929 can be synchronized to an external clock range between 100kHz and 1000kHz via the EN/SYNC pin. The internal clock's rising edge is synchronized to the external clock's rising edge. The external clock signal's pulse width (both on and off) should be a minimum of 100ns. The MP9929 starts to synchronize about 140µs after adding the external clock signal, and it takes hundreds of ms to accomplish synchronization.

### SYNCO Function

The SYNCO pin outputs a default 180° phaseshifted clock when the MP9929 works in CCM or DCM. This function allows two devices to operate at the same frequency while 180° out-ofphase to reduce the total input current ripple. This means a smaller input bypass capacitor can be used.

### V<sub>DRV</sub> Under-Voltage Lockout (UVLO)

 $V_{DRV}$  UVLO is implemented to protect the chip from operating at insufficient gate drive supply voltages. The MP9929's  $V_{DRV}$  UVLO rising threshold is about 6.5V, and the  $V_{DRV}$  UVLO falling threshold is about 6V.

### **Thermal Protection**

The MP9929 provides thermal protection by monitoring the IC's temperature internally. This prevents the chip from operating at exceedingly high temperatures. If the junction temperature (T<sub>J</sub>) exceeds the over-temperature protection (OTP) rising threshold, then the whole chip shuts down. It is a non-latch protection, and once T<sub>J</sub> drops below with the hysteresis threshold, the device resumes operation by initiating a soft start.

### Start-Up and Shutdown

If both  $V_{DRV}$  and  $V_{EN}$  exceed their respective thresholds, then the chip starts up. The reference block starts first, generating stable reference voltages and currents. Then the internal regulator is enabled. The regulator provides a stable supply for the remaining circuitry.



Three events can shut down the chip: EN going low, VDRV going low, and thermal shutdown. During shutdown, the signal path is blocked first to avoid triggering any faults.  $V_{COMP}$  and the internal supply rail are then pulled down. The floating driver is not subject to this shutdown command.



### **APPLICATION INFORMATION**

#### Setting the Output Voltage

The external resistor divider sets  $V_{\text{OUT}}$  (see Figure 5).



Figure 5: VOUT Setting Resistor

If R1 is determined, then R2 can be calculated with Equation (4):

$$R2 = \frac{R1}{\frac{V_{OUT}}{0.8V} - 1}$$
(4)

Table 1 shows the resistor selection for common output voltages.

Table 1: Resistor Selection for Common Output Voltages

| V <sub>OUT</sub> (V) | R1 (kΩ)  | R2 (kΩ)   |
|----------------------|----------|-----------|
| 3.3                  | 160 (1%) | 51.2 (1%) |
| 5                    | 160 (1%) | 30.5 (1%) |
| 12                   | 160 (1%) | 11.5 (1%) |

### Setting the Current Sense

The current-sense resistor ( $R_{SENSE}$ ) monitors  $I_L$ .  $R_{SENSE}$  is selected based on the current limit. The relationship between  $I_{PEAK}$  and  $R_{SENSE}$  can be calculated with Equation (5):

$$R_{\text{SENSE}} = \frac{V_{\text{ILIMIT}}}{I_{\text{PEAK}}}$$
(5)

The SENSE pins (SENSE+ and SENSE-) can draw a positive voltage up to 28V. When  $R_{SENSE}$  is connected to  $V_{OUT}$  (see Figure 9 on page 26),  $V_{OUT}$  is recommended to not exceed 24V. For applications that require a higher  $V_{OUT}$ , place  $R_{SENSE}$  near PGND (see Figure 10 on page 26). In this scenario,  $V_{OUT}$  can be as high as  $V_{IN} \times D_{MAX}$  in theory.

SENSE+ and SENSE- can only draw a small negative voltage. When  $R_{\text{SENSE}}$  is connected to  $V_{\text{OUT}}$ , place an additional protective circuit in

case a large negative voltage appears on  $V_{\text{OUT}}$  (see Figure 6).



Figure 6: Negative Voltage Protection on SENSE+ and SENSE-

D1's leakage current should be below  $100\mu A$  across the entire operating temperature range. The serial resistors ( $R_{S1}$  and  $R_{S2}$ ) are also important and are recommended to not exceed  $100\Omega$ . A resistance that is too large may cause an offset to the current sense. Otherwise, the MP9929 cannot sufficiently limit I<sub>PEAK</sub>.

#### **Configurable Switching Frequency**

A number of variables must be considered when selecting  $f_{SW}$ . A high frequency increases switching losses and gate charge losses, while a lower frequency requires more inductance and capacitance, which results in a larger PCB layout and higher costs. There is a tradeoff between power loss and passive component size. Additionally, in noise-sensitive applications,  $f_{SW}$  must be outside of the sensitive frequency band.

The MP9929's frequency can be configured between 100kHz and 1000kHz with a resistor connected between the FREQ and SGND pins.  $R_{FREQ}$  for a given operating frequency can be calculated with Equation (6):

$$R_{FREQ}(k\Omega) = \frac{20000}{f_{SW}(kHz)} - 1$$
 (6)

Set  $R_{FREQ}$  to  $39k\Omega$  to obtain a  $f_{SW}$  of 500kHz.

Table 2 shows the relationship between  $R_{FREQ}$  and frequency.

| Tabl | e | 2: | R <sub>FR</sub> | EQ | vs. | F | req | uer | ιсу |
|------|---|----|-----------------|----|-----|---|-----|-----|-----|
|      |   |    |                 |    |     |   |     |     |     |

| R <sub>FREQ</sub> (kΩ) | Frequency (kHz) |
|------------------------|-----------------|
| 65                     | 300             |
| 39                     | 500             |
| 19                     | 1000            |



#### Selecting the Inductor

#### MPL Optimized Performance with MPS Inductor MPL-AY1265 Series

An inductor with a DC current rating exceeding the maximum load current by at least 25% is recommended for most applications. A largervalue inductor results in less ripple current and a lower output ripple voltage ( $\Delta V_{IN}$ ). However, the larger-value inductor has a larger physical size, higher series resistance, and lower saturation current. Generally, it is recommended to choose the inductor ripple current to be about 20% to 50% of the maximum load current. Then the inductance (L) can be calculated with Equation (7):

$$L = \frac{V_{OUT} \times (V_{IN} - V_{OUT})}{V_{IN} \times \Delta I_{I} \times f_{SW}}$$
(7)

Where  $\Delta I_{\text{L}}$  is the peak-to-peak inductor ripple current.

The maximum inductor peak current  $(I_{L_MAX})$  can be calculated with Equation (8):

$$I_{L_{MAX}} = I_{LOAD} + \frac{\Delta I_{L}}{2}$$
(8)

Where ILOAD is the load current.

MPS inductors are optimized and tested for use with a complete line of integrated circuits. Table 3 lists the recommended power inductors. Select a part number based on the design requirements.

| Table 3: | Power | Inductor | Selection |
|----------|-------|----------|-----------|
|----------|-------|----------|-----------|

| Part Number    | Inductance | Manufacturer |
|----------------|------------|--------------|
| MPL-AY1265-6R8 | 6.8µH      | MPS          |

Visit MonolithicPower.com under Products > Inductors for more information.

#### **Selecting the Input Capacitor**

Since the input capacitor ( $C_{IN}$ ) absorbs the input switching current, it requires an adequate ripple current rating.  $C_{IN}$  selection is mainly based on its maximum ripple current capability.

The RMS ripple current flowing through  $C_{IN}$  ( $I_{RMS}$ ) can calculated with Equation (9):

$$I_{\rm RMS} = I_{\rm LOAD} \sqrt{\frac{V_{\rm OUT}}{V_{\rm IN}} (1 - \frac{V_{\rm OUT}}{V_{\rm IN}})}$$
(9)

The worst-case condition occurs at  $V_{IN} = 2 \times V_{OUT}$ , where  $I_{RMS} = I_{LOAD} / 2$ . Thus,  $C_{IN}$  must be able to handle  $I_{RMS}$ .

#### Selecting the Output Capacitor

The output capacitor (C<sub>OUT</sub>) keeps the output voltage ripple ( $\Delta V_{OUT}$ ) small and ensures regulation loop stability. C<sub>OUT</sub> impedance must be low at f<sub>SW</sub>.  $\Delta V_{OUT}$  can be calculated with Equation (10):

$$\Delta V_{\text{OUT}} = \frac{V_{\text{OUT}}}{f_{\text{SW}} \times L} \times \left(1 - \frac{V_{\text{OUT}}}{V_{\text{IN}}}\right) \times \left(R_{\text{ESR}} + \frac{1}{8 \times f_{\text{SW}} \times C_{\text{OUT}}}\right)$$
(10)

Where  $R_{ESR}$  is the equivalent series resistance (ESR) of  $C_{OUT}$ .

For tantalum or electrolytic capacitors, the ESR dominates the impedance at  $f_{SW}$ . In this scenario,  $\Delta V_{OUT}$  can be calculated with Equation (11):

$$\Delta V_{\text{OUT}} = \frac{V_{\text{OUT}}}{f_{\text{SW}} \times L} \times \left(1 - \frac{V_{\text{OUT}}}{V_{\text{IN}}}\right) \times R_{\text{ESR}}$$
(11)

#### **Compensation Components**

The MP9929 employs current-mode control for easy compensation and fast transient response. The COMP pin controls system stability and transient response. COMP is the internal EA's output. A series capacitor-resistor combination sets a pole-zero combination to manage the control system's characteristics. The DC gain of the voltage feedback loop ( $A_{VDC}$ ) can be calculated with Equation (12):

$$A_{VDC} = R_{LOAD} \times G_{CS} \times A_{O} \times \frac{V_{FB}}{V_{OUT}}$$
(12)

Where  $A_0$  is the EA's voltage gain (3000V/V);  $G_{CS}$  is the current-sense transconductance, which is equal to 1 / (12 x  $R_{SENSE}$ ) (in A/V); and  $R_{LOAD}$  is the load resistance.

Figure 7 shows the COMP external compensation.



Figure 7: COMP External Compensation



The system provides two important poles. One pole is from the compensation capacitor (C3) and the EA's output resistor. Its frequency ( $f_{P1}$ ) can be calculated with Equation (13):

$$f_{P1} = \frac{G_M}{2\pi \times C3 \times A_O}$$
(13)

Where  $G_M$  is the EA's transconductance (500µA/V).

The second pole is from  $C_{OUT}$  and  $R_{LOAD}$ . Its frequency (f<sub>P2</sub>) can be calculated with Equation (14):

$$f_{P2} = \frac{1}{2\pi \times C_{OUT} \times R_{LOAD}}$$
(14)

The system has an important zero due to the compensation capacitor (C3) and the compensation resistor (R3). This zero's frequency ( $f_{Z1}$ ) can be calculated with Equation (15):

$$f_{z_1} = \frac{1}{2\pi \times C3 \times R3}$$
(15)

The system may have another significant zero if  $C_{OUT}$  has a large capacitance or a high ESR. This zero's frequency ( $f_{ESR}$ ) can be calculated with Equation (16):

$$f_{ESR} = \frac{1}{2\pi \times C_{OUT} \times R_{ESR}}$$
(16)

In this scenario, a third pole set by the compensation capacitor (C6) and the compensation resistor (R3) can compensate for the ESR zero effect.

This pole's frequency  $(f_{P3})$  can be calculated with Equation (17):

$$f_{P_3} = \frac{1}{2\pi \times C6 \times R3}$$
(17)

The goal of the compensation design is to shape the converter transfer function for a desired loop gain. The system crossover frequency where the feedback loop has unity gain is important, since lower crossover frequencies result in slower line and load transient responses, and higher crossover frequencies lead to system instability. Set the crossover frequency to about 0.1 x  $f_{SW}$ . Follow the steps below to design the compensation:

1. Choose R3 to set the desired crossover frequency. R3 can be calculated with Equation (18):

$$R3 = \frac{2\pi \times C_{OUT} \times f_{C}}{G_{M} \times G_{CS}} \times \frac{V_{OUT}}{V_{FB}}$$
(18)

Where  $f_C$  is the desired crossover frequency.

2. Choose C3 to achieve the desired phase margin. For applications with typical inductances, set the compensation zero frequency ( $f_{Z1}$ ) to be below 0.25 x  $f_C$  to provide a sufficient phase margin. C3 can be calculated with Equation (19):

$$C3 > \frac{4}{2\pi \times R3 \times f_c}$$
(19)

3. C6 is required if the  $C_{OUT}$  ESR zero is set to be below 0.5 x f<sub>SW</sub>. Equation (20) shows the relationship between  $C_{OUT}$  and f<sub>SW</sub>:

$$\frac{1}{2\pi \times C_{\text{OUT}} \times R_{\text{ESR}}} < \frac{f_{\text{SW}}}{2}$$
 (20)

In this scenario, use C6 to set  $f_{P3}$  at ESR zero. C6 can be calculated with Equation (21):

$$C6 = \frac{C_{OUT} \times R_{ESR}}{R3}$$
(21)



#### **Design Example**

Table 4 shows a design example following the application guidelines for the given specifications.

| Table | 4: | Design | Example |
|-------|----|--------|---------|
|       |    |        |         |

| V <sub>IN</sub> | Vout | Ι <sub>ουτ</sub> |
|-----------------|------|------------------|
| 13V to 100V     | 12V  | 0A to 10A        |

Figure 9 on page 26 shows the detailed application schematic for  $V_{OUT} = 12V$ , which is the basis for the typical performance waveforms. This circuit can work down to 7V after start-up, but  $V_{OUT}$  may drop when  $V_{IN}$  is low due to the maximum duty cycle limit. For more detailed device applications, refer to the related evaluation board datasheets.



#### **PCB Layout Guidelines**

Efficient layout is crucial for stable operation. Poor layout may result in reduced performance, EMI issues, resistive loss, and even system instability. For the best results, refer to Figure 8 and follow the guidelines below:

- 1. The input power loop between  $C_{IN}$ , the HS-FET, and the LS-FET should be as small as possible.
- 2. Ensure that the SW trace is as short and wide as possible.
- 3. Place a small decoupling capacitor close to each of the IC's VDRV and PGND pins.
- 4. Ensure that the FB loop is far away from noise sources, such as the SW trace.
- 5. Place the FB divider resistor as close as possible to the FB pin.
- 6. Route the paired sensing traces (SENSE+ and SENSE-) using the smallest enclosed area.
- 7. Avoid placing the sensing traces (SENSE+ and SENSE-) in noisy areas, such as SW or the high-side (HS) gate drive traces.
- 8. Place the filter capacitor for the currentsense signal as close to the IC pins as possible.
- 9. A short and wide resistor is recommended for current sense.
- 10. VCC capacitors ( $C_{VCC}$ ) should be placed as close as possible to the VCC pin.
- 11. Connect the gate drive traces as directly as

possible. Place the forward and return traces close together, either side by side or on top of each other on adjacent layers, to minimize the inductance of the gate drive path.

- 12. Place the ground return of C<sub>IN</sub> or C<sub>OUT</sub> close to the large PGND copper area, then connect the ground return to the IC's PGND pin through a single point.
- 13. For heavy loads, it is recommended to use wide copper traces as well as additional layers and vias for the heatsink.

Figure 8 shows the recommended placement of the components for the MP9929 in a QFN-26 (4mmx6mm) package. Figure 9 on page 26 shows the corresponding schematic of the layout.



Figure 8: Recommended PCB Layout



### **TYPICAL APPLICATION CIRCUITS**



Figure 9: Typical Application Circuit (12V Output) <sup>(8)</sup>



Figure 10: Typical Application Circuit (48V Output)<sup>(8)</sup>

#### Note:

8) For 100V input applications, a lower V<sub>DRV</sub> is required to ensure V<sub>BST</sub> does not exceed the absolute maximum ratings voltage of 110V.



# **PACKAGE INFORMATION**

QFN-26 (4mmx6mm)

0.50 BSC

0.10

REF

0.20

0.30

 $\frac{0.35}{0.45}$ 



TOP VIEW

BOTTOM VIEW

<u>П</u> 13

<u>2.55</u> 2.65

 $\subset$ 

 $\subset$ 

 $\square$ 

 $\square$ 

PIN 1 ID

4.35

4.45

0.30x45° TYP.



SIDE VIEW



**RECOMMENDED LAND PATTERN** 

#### NOTE:

 ALL DIMENSIONS ARE IN MILLIMETERS.
EXPOSED PADDLE SIZE DOES NOT INCLUDE MOLD FLASH.
LEAD COPLANARITY SHALL BE 0.08 MILLIMETERS MAX.
JEDEC REFERENCE IS MO-220.
DRAWING IS NOT TO SCALE.



### **CARRIER INFORMATION**





| Part Number | Package             | Quantity/ | Quantity/ | Quantity/ | Reel     | Carrier    | Carrier    |
|-------------|---------------------|-----------|-----------|-----------|----------|------------|------------|
|             | Description         | Reel      | Tube      | Tray      | Diameter | Tape Width | Tape Pitch |
| MP9929GQW-Z | QFN-26<br>(4mmx6mm) | 5000      | N/A       | N/A       | 13in     | 12mm       | 8mm        |



### **REVISION HISTORY**

| Revision # | <b>Revision Date</b> | Description     | Pages Updated |
|------------|----------------------|-----------------|---------------|
| 1.0        | 5/24/2024            | Initial Release | -             |

**Notice:** The information in this document is subject to change without notice. Please contact MPS for current specifications. Users should warrant and guarantee that third-party Intellectual Property rights are not infringed upon when integrating MPS products into any application. MPS will not assume any legal responsibility for any said applications.