# MPQ86960-A



50A, Monolithic Half-Bridge Intelli-Phase<sup>™</sup> Solution in LGA-38 (5mmx6mm) Package, AEC-Q100 Qualified

## DESCRIPTION

The MPQ86960-A is a monolithic, half-bridge Intelli-Phase<sup>™</sup> solution with built-in internal power MOSFETs and gate drivers. It can achieve up to 50A of continuous output current (I<sub>OUT</sub>) across a wide input voltage (V<sub>IN</sub>) range.

The integrated MOSFETs and drivers achieve high efficiency through an optimized dead time (DT) and reduced parasitic inductance.

This device is compatible with tri-state output controllers. It also includes general-purpose current sensing and temperature sensing.

The MPQ86960-A is ideal for autonomous driving applications, where efficiency and compact size are at a premium. It is available in an LGA-38 (5mmx6mm) package, and is AEC-Q100 qualified.

## **FEATURES**

- Wide Operating Input Voltage (VIN) Range
- 50A Output Current (IOUT)
- Accepts Tri-State PWM Signal
- Built-In Switch for Bootstrap (BST)
- Accu-Sense<sup>™</sup> Current Sense
- **Temperature Sense** •
- Current-Limit Protection and Fault Flag •
- **OTP and Fault Flag**
- Catastrophic Protection and Fault Flag •
- **Used for Multi-Phase Operation**
- Available in an LGA-38 (5mmx6mm) Package
- Available in AEC-Q100 Grade 1

**MPSafe** 

## APPLICATIONS

- Autonomous Driving System-on-Chips (SoCs)
- Infotainment Systems

All MPS parts are lead-free, halogen-free, and adhere to the RoHS directive. For MPS green status, please visit the MPS website under Quality Assurance. "MPS", the MPS logo, and "Simple, Easy Solutions" are trademarks of Monolithic Power Systems, Inc. or its subsidiaries.

**Developed for Functional Safety** 

Applications: ISO 26262 Compliant



# **TYPICAL APPLICATION**



### **ORDERING INFORMATION**

| Part Number*        | Package          | Top Marking | MSL Rating |
|---------------------|------------------|-------------|------------|
| MPQ86960-AGMJT-AEC1 | LGA-38 (5mmx6mm) | See Below   | 3          |

\* For Tape & Reel, add suffix -Z (e.g. MPQ86960-AGMJT-AEC1-Z).

## **TOP MARKING**

# <u>MPSYYWW</u> MP86960

## LLLLLLL

AT

MPS: MPS prefix YY: Year code WW: Week code MP86960: Part number LLLLLLL: Lot number AT: Product code



| <b>PIN FUNCTIONS</b> |  |
|----------------------|--|
|----------------------|--|

| Pin #                                              | Name         | Description                                                                                                                                                                                                                                            |
|----------------------------------------------------|--------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1                                                  | VDD33        | <b>3.3V power supply for internal logic.</b> Connect the VDD33 pin to the VDRV33 pin through a $2.2\Omega$ resistor. Decouple the VDD33 pin with a 1µF capacitor that is connected to AGND. Connect AGND and PGND at the VDD33 capacitor.              |
| 2                                                  | AGND         | Analog ground.                                                                                                                                                                                                                                         |
| 3                                                  | VDRV33       | Internal LDO output for driver voltage. Decouple the VDRV33 pin with a 1µF to $4.7\mu$ F ceramic capacitor.                                                                                                                                            |
| 4                                                  | VDD5         | <b>5V power supply.</b> Connect the VDD5 pin to a 5V supply, and decouple this pin with a $1\mu$ F to $4.7\mu$ F ceramic capacitor.                                                                                                                    |
| 5, 6, 7, 8,<br>9, 10, 19,<br>20, 21, 22,<br>35, 37 | PGND         | Power ground.                                                                                                                                                                                                                                          |
| 11, 12, 13,<br>14, 15, 16,<br>17, 18, 23,<br>38    | SW           | Phase node.                                                                                                                                                                                                                                            |
| 24, 25, 26,<br>27, 28, 29                          | VIN          | <b>Input supply voltage.</b> Place the ceramic input capacitor (C <sub>IN</sub> ) close to the device to support the switching current and minimize parasitic inductance.                                                                              |
| 30                                                 | PHASE        | Switch node for bootstrap capacitor connection. The PHASE pin is internally connected to the SW pin.                                                                                                                                                   |
| 31                                                 | BST          | <b>Bootstrap.</b> The BST pin requires a $0.1\mu$ F to $0.47\mu$ F capacitor to drive the power MOSFET's gate above the supply voltage. Connect the capacitor between the BST and PHASE pins to form a floating supply across the power MOSFET driver. |
| 32                                                 | PWM          | <b>Pulse width modulation input.</b> Float the PWM pin or drive PWM to a middle-state to force SW into a high-impedance (Hi-Z) state.                                                                                                                  |
| 33                                                 | EN           | <b>Enable.</b> Pull the EN pin high to enable the device; pull EN low to disable the device and force SW into a high-impedance (Hi-Z) state.                                                                                                           |
| 34                                                 | TOUT/<br>FLT | Single-pin temperature sense and fault reporting. If a fault occurs, the TOUT/FLT pin is pulled up to the VDD33 pin's voltage ( $V_{DD33}$ ).                                                                                                          |
| 36                                                 | IOUT         | <b>Current-sense output.</b> Connect an external resistor to the IOUT pin to adjust the IOUT voltage ( $V_{IOUT}$ ), which is proportional to the inductor current ( $I_L$ ).                                                                          |

## ABSOLUTE MAXIMUM RATINGS (1)

| Supply voltage (V <sub>IN</sub> ) (DC)                    |                        |
|-----------------------------------------------------------|------------------------|
| V <sub>IN</sub> (25ns)                                    | 3V to +28V             |
| V <sub>SW</sub> (DC)                                      | 0.3V to +24V           |
| V <sub>SW</sub> (25ns)                                    | 3V to +28V             |
| V <sub>BST</sub> (DC)                                     | V <sub>SW</sub> + 4V   |
| V <sub>BST</sub> to V <sub>SW</sub> (25ns) <sup>(2)</sup> |                        |
| V <sub>DD5</sub>                                          |                        |
| V <sub>DD33</sub> , V <sub>DRV33</sub>                    | 0.3V to +4V            |
| AGND, PGND                                                | 0.3V to +0.3V          |
| Instantaneous current IINSTANTANE                         | <sub>≘o∪s</sub> (20ms) |
|                                                           | 60A                    |
| Instantaneous current IINSTANTANE                         | <sub>፤o∪s</sub> (10µs) |
|                                                           | 100A                   |
| All other pins                                            |                        |
| Junction temperature (T <sub>J</sub> )                    | 150°C                  |
| Lead temperature                                          |                        |
| Storage temperature                                       | -65°C to +150°C        |
|                                                           |                        |

#### ESD Ratings (3)

| Human body model (HBM)     | Class 2   |
|----------------------------|-----------|
| Charged-device model (CDM) | Class C2b |

#### **Recommended Operating Conditions** <sup>(4)</sup>

| Supply voltage (V <sub>IN</sub> )         | 3V to 22V       |
|-------------------------------------------|-----------------|
| Supply voltage (V <sub>DD5</sub> )        |                 |
| Supply voltage (V <sub>DRV33</sub> )      | 3V to 3.6V      |
| Logic voltage (V <sub>DD33</sub> )        | 3V to 3.6V      |
| Operating junction temp (T <sub>J</sub> ) | -40°C to +150°C |

### Thermal Resistance (5) $\theta_{JB} \theta_{JC_TOP}$

LGA-38 (5mmx6mm) .....2.6.....9...°C/W

#### Notes:

- 1) Exceeding these ratings may damage the device.
- For the AMR of a shorter pulse (<25ns), contact an MPS FAE for the related application note.
- 3) Followed ANSI/ESDA/JEDEC JS-001 for HBM and ANSI/ESDA/JEDEC JS-002 for CDM.
- 4) The device is not guaranteed to function outside of its operating conditions.
- 5) Measured on a JESD51-7, 4-layer PCB.

## **ELECTRICAL CHARACTERISTICS**

 $V_{IN}$  = 22V,  $V_{DD5}$  = 5V, EN = 3.3V,  $T_A$  = 25°C for typical value and  $T_A$  = -40°C to +150°C for max and min values, unless otherwise noted.

| Parameter                                                     | Symbol                        | Condition                                                                                                    | Min | Тур  | Max  | Units |
|---------------------------------------------------------------|-------------------------------|--------------------------------------------------------------------------------------------------------------|-----|------|------|-------|
| V <sub>IN</sub> under-voltage lockout (UVLO) rising threshold |                               |                                                                                                              | 2.4 | 2.6  | 2.95 | V     |
| VIN UVLO threshold hysteresis                                 |                               |                                                                                                              |     | 240  |      | mV    |
| VDRV33 regulator output voltage                               | V <sub>DRV33</sub>            | IVDRV33 = 0mA                                                                                                | 3.3 | 3.45 | 3.6  | V     |
| VDRV33 regulator load capability                              | V <sub>DRV33</sub>            | I <sub>VDRV33</sub> = 40mA                                                                                   | 3   |      |      | V     |
| V <sub>IN</sub> quiescent current in standby mode             | I <sub>IN_STBY</sub>          | $\label{eq:pwm} \begin{array}{l} PWM = Iow, \ EN = Iow, \\ V_{IN} = 22V, \ T_{A} = 25^{\circ}C \end{array}$  |     | 5    | 10   | μA    |
| V <sub>IN</sub> quiescent current in active mode              | I <sub>IN_</sub><br>QUIESCENT | $\label{eq:PWM} \begin{array}{l} PWM = low, \ EN = high, \\ V_{IN} = 22V, \ T_{A} = 25^{\circ}C \end{array}$ |     | 20   | 40   | μA    |
| VDD5 standby current                                          | Ivdd5_<br>stby                | VDRV33 and VDD33<br>supplied by the internal LDO,<br>EN = low, PWM = low                                     |     | 300  | 500  | μΑ    |
| VDD5 quiescent current                                        | Ivdd5_<br>quiescent           | VDRV33 and VDD33<br>supplied by the internal LDO,<br>EN = high, PWM = low                                    |     | 3.1  | 5    | mA    |
| VDD5 voltage UVLO rising threshold                            |                               |                                                                                                              | 2.4 | 2.75 | 2.95 | V     |
| VDD5 voltage UVLO hysteresis                                  |                               |                                                                                                              |     | 270  |      | mV    |
| VDD33 voltage UVLO rising threshold                           |                               |                                                                                                              | 2.4 | 2.75 | 2.95 | V     |
| VDD33 voltage UVLO threshold<br>hysteresis                    |                               |                                                                                                              |     | 270  |      | mV    |
| VDRV33 voltage UVLO rising<br>threshold                       |                               |                                                                                                              | 2.4 | 2.75 | 2.95 | V     |
| VDRV33 voltage UVLO threshold<br>hysteresis                   |                               |                                                                                                              |     | 270  |      | mV    |
| High-side current limit                                       |                               |                                                                                                              |     | 100  |      | А     |
| Low-side current limit                                        |                               |                                                                                                              |     | -25  |      | Α     |
| Dead time (DT) when SW is rising $^{(6)}$                     |                               |                                                                                                              |     | 2.5  |      | ns    |
| DT when SW is falling <sup>(6)</sup>                          |                               | Positive inductor current $(I_{L})$                                                                          |     | 10   |      | ns    |
|                                                               |                               | Negative I∟                                                                                                  |     | 20   |      | ns    |
| EN input high threshold voltage                               |                               |                                                                                                              | 1.3 |      |      | V     |
| EN input low threshold voltage                                |                               |                                                                                                              |     |      | 0.9  | V     |
| EN turn-on delay time <sup>(6)</sup>                          |                               | $V_{IN} = 5V$ , PWM = high                                                                                   |     | 30   |      | μs    |
| PWM high to SW rising delay <sup>(6)</sup>                    | trising                       |                                                                                                              |     | 20   |      | ns    |
| PWM low to SW falling delay <sup>(6)</sup>                    | <b>t</b> FALLING              |                                                                                                              |     | 20   |      | ns    |
|                                                               | t∟⊤                           |                                                                                                              |     | 50   |      | ns    |
| PWM tri-state to SW Hi-Z delay <sup>(6)</sup>                 | t⊤∟                           |                                                                                                              |     | 25   |      | ns    |
|                                                               | tнт                           |                                                                                                              |     | 50   |      | ns    |
|                                                               | tтн                           |                                                                                                              |     | 20   |      | ns    |
| Minimum PWM pulse width <sup>(6)</sup>                        |                               |                                                                                                              |     | 30   |      | ns    |
| IOUT sense gain                                               |                               |                                                                                                              |     | 5    |      | µA/A  |
| IOUT sense gain accuracy                                      |                               | $20A \le I_{SW} \le 40A$                                                                                     | -5  | 0    | +5   | %     |

## ELECTRICAL CHARACTERISTICS (continued)

 $V_{IN}$  = 22V,  $V_{DD5}$  = 5V, EN = 3.3V,  $T_A$  = 25°C for typical value and  $T_A$  = -40°C to +150°C for max and min values, unless otherwise noted.

| Parameter                                                | Symbol | Condition                         | Min | Тур | Max | Units |
|----------------------------------------------------------|--------|-----------------------------------|-----|-----|-----|-------|
| IOUT sense offset                                        |        | $I_{SW} = 0A$ , $V_{IOUT} = 1.2V$ | -10 | 0   | +10 | μA    |
|                                                          |        | PWM = Hi-Z, VIOUT = 1.2V          | -2  | 0   | +2  | μA    |
| IOUT pin voltage range                                   | VIOUT  |                                   | 0.8 |     | 2   | V     |
| TOUT/FLT sense gain (6)                                  |        |                                   |     | 8   |     | mV/°C |
| TOUT/FLT voltage                                         |        | $T_J = 25^{\circ}C$               |     | 800 |     | mV    |
| Over-temperature (OT) fault latch-<br>off <sup>(6)</sup> |        |                                   |     | 170 |     | °C    |
| TOUT/FLT when a fault occurs                             |        | I <sub>FAULT</sub> = 0.5mA        | 3   |     |     | V     |
| PWM resistance                                           |        | Pull up, EN = high                |     | 6   |     | kΩ    |
|                                                          |        | Pull down                         |     | 5   |     | kΩ    |
| PWM logic high voltage                                   |        |                                   | 2.3 |     |     | V     |
| PWM tri-state region                                     |        |                                   | 1.1 |     | 2   | V     |
| PWM logic low voltage                                    |        |                                   |     |     | 0.8 | V     |

#### Note:

6) Guaranteed by design. Not tested in production.

## **PWM TIMING DIAGRAM**



## **TYPICAL PERFORMANCE CHARACTERISTICS**



## FUNCTIONAL BLOCK DIAGRAM



## **OPERATION**

The MPQ86960-A is a 50A, monolithic, halfbridge Intelli-Phase<sup>™</sup> driver with integrated MOSFETs. It is well-suited for multi-phase buck regulators.

If the VIN, VDD5, VDRV33, VDD33, and VBST signals are sufficiently high, the device begins operating.

#### Pulse-Width Modulation (PWM)

The PWM pin can operate with a tri-state input. If the pulse-width modulation (PWM) input signal is within the tri-state threshold window for 50ns ( $t_{HT}$  to  $t_{LT}$ ), then the high-side MOSFET (HS-FET) turns off immediately and the low-side MOSFET (LS-FET) enters diode emulation mode. The LS-FET remains in diode emulation mode until zero-current detection (ZCD).

The tri-state PWM input can come from a forced middle-voltage PWM signal, or it can be made by floating the PWM input so that the internal current source charges the signal to a middle voltage. See Figure 1 on page 6 for the PWM to SW node propagation delay definition.

#### Standby Mode

When the EN pin is pulled low, the MPQ86960-A enters standby mode. In standby mode, the device shuts down, and both the IOUT and TOUT/FLT outputs are disabled. The fault latch cannot be reset by entering standby mode.

### **Diode Emulation Mode**

When PWM is in tri-state, the MPQ86960-A enters diode emulation mode. If the inductor current ( $I_L$ ) is positive, the LS-FET turns on. If  $I_L$  crosses the zero-current detection (ZCD) threshold, the LS-FET turns off. Float PWM or force PWM to a middle voltage to enter diode emulation mode.

### **Current Sense (IOUT)**

The current-sense pin (IOUT) is a bidirectional current source that is proportional to  $I_{L}$ . The current-sense gain is 5µA/A. Use a resistor to convert the current-sense gain into a volt-per-ampere gain to report the inductor current.

The IOUT output has two states (see Table 1). In standby mode, the IOUT circuit is disabled. It takes 20µs for the device to wake up and enter active mode.

**Table 1: IOUT Output States** 

|      | -       |
|------|---------|
| EN   | IOUT    |
| Low  | Standby |
| High | Active  |

The voltage on the IOUT pin ( $V_{IOUT}$ ) must be between 0.8V and 2V to obtain an accurate IOUT current output ( $I_{OUT}$ ), up to +500µA/-125µA (e.g. +100A/-25A). Typically, there is a resistor ( $R_{IOUT}$ ) connected from IOUT to an external voltage, which can sink a small current. This provides enough voltage to meet the required operating voltage range.

Figure 3 shows the typical circuit diagram for the IOUT connection to achieve a differential voltage source proportional to  $I_{L}$ .



#### Figure 3: Typical Circuit Diagram for IOUT Pin Connection

To maintain  $V_{IOUT}$  within its operating range, calculate  $R_{IOUT}$  with Equation (1):

$$0.8V < I_{OUT} \times R_{IOUT} + V_{CM} < 2.0V$$
 (1)

Where  $V_{\text{CM}}$  is the reference voltage connected to  $R_{\text{IOUT}}.$ 

The IOUT current  $(I_{OUT})$  can be calculated with Equation (2):

$$I_{\text{OUT}} = I_{\text{L}} \times G_{\text{IOUT}} \tag{2}$$

Where  $G_{IOUT}$  is the current-sense gain.

 $V_{CM}$  can be obtained using a voltage divider from 3.3V (e.g.  $V_{DD33}$ ) (see Figure 4 on page 10).

To minimize  $V_{CM}$  variation across  $I_{OUT}$ ,  $R_{IOUT}$  should exceed the equivalent resistance of  $R_1$  in parallel with  $R_2$  ( $R_{IOUT} >> R_1 \parallel R_2$ ).



#### Figure 4: V<sub>CM</sub> Voltage for IOUT Signal from V<sub>DD33</sub>

#### **Positive and Negative Inductor Current Limit**

If an over-current (OC) condition is detected on the HS-FET, the MPQ86960-A immediately turns off the HS-FET and turns on the LS-FET.

If an OC condition is detected on the LS-FET, the MPQ86960-A turns off the LS-FET and turns on the HS-FET for 120ns to limit the negative current.

#### **Over-Temperature Protection (OTP)**

If the junction temperature (T<sub>J</sub>) reaches the over-temperature (OT) threshold, the HS-FET latches off and TOUT/FLT is pulled to  $V_{DD33}$ . The LS-FET turns on and remains on until ZCD.

# Temperature-Sense Output with Fault Indication (TOUT/FLT)

The TOUT/FLT pin has two functions: junction temperature sense and fault indication. Each function is described below.

#### Junction Temperature Sense

TOUT/FLT is a voltage output that is proportional to  $T_J$  when the MPQ86960-A is in active mode. The temperature-sense gain is 8mV/°C, with a 600mV offset. For example, the voltage gain is 0.8V when  $T_J = 25^{\circ}$ C, and 1.6V when  $T_J = 125^{\circ}$ C.

#### Fault Indication

If an OT fault occurs ( $T_J$  reaches the OT threshold), TOUT/FLT is pulled to  $V_{DD33}$  to report the fault event. Then the MPQ86960-A latches off to turn off the HS-FET. The LS-FET turns on and remains on until I<sub>L</sub> reaches 0A.

The fault latch cannot be reset by entering standby mode. The fault latch can only be released by cycling the power on VIN or VDD5.

For multi-phase operation, connect all of the Intelli-Phase<sup>™</sup> devices' TOUT/FLT pins together (see Figure 5).



Figure 5: Temperature Sense during Multi-Phase Operation

## **APPLICATION INFORMATION**

#### **PCB Layout Guidelines**

Efficient PCB layout is critical for stable operation. For the best results, refer to Figure 6 and follow the guidelines below:

- 1. Place the input MLCC capacitors as close as possible to the VIN and PGND pins.
- 2. Place the major MLCC capacitors on the same layer as the Intelli-Phase<sup>™</sup>.
- 3. Maximize the VIN and PGND copper plane to minimize parasitic impedance.
- 4. Place as many PGND vias as possible near the PGND plane to minimize parasitic impedance and thermal resistance.
- 5. Place the VDD5 decoupling capacitor close to the VDD5 pin.
- 6. Place the VDD33 decoupling capacitor close to the VDD33 pin.
- 7. Place the VDRV33 decoupling capacitor close to the VDRV33 pin.
- 8. Ensure that the VDRV33 capacitance exceeds the bootstrap (BST) capacitance ( $C_{BST}$ ). For example, use a 1µF capacitor for the VDRV33 pin and a 0.22µF capacitor for

the BST pin.

- 9. Connect AGND and PGND at the point of the VDD33 capacitor's ground connection.
- 10. Place  $C_{BST}$  as close as possible to the BST and PHASE pins.
- 11. Use an RC snubber circuit placeholder to tune the switching spike if required.
- 12. Route the BST path with a trace width that is at least 10mil.
- 13.  $C_{BST}$  should be between 0.1µF and 1µF.
- 14. Route the IOUT signal with a 10mil trace width.
- 15. Route the IOUT signal trace away from high-current paths, such as SW and PWM.
- 16. Keep a 40mil distance between IOUT and any noisy signals.
- 17. Route the IOUT signal and the noisy signals in two different layers. Place a solid GND layer between these layers.
- 18. Route the PWM signal with a 10mil trace width.



Figure 6: Recommended PCB Layout (Placement and Top Layer PCB) Input Capacitor: 1206 Package (Top Side and Bottom Side) and 0402 Package (Top Side) VDD5/VDRV33/VDD33/BST Capacitor: 0402 Package

## **TYPICAL APPLICATION CIRCUIT**



Figure 7: Typical Application Circuit



## **PACKAGE INFORMATION**

LGA-38 (5mmx6mm)



TOP VIEW



SIDE VIEW



RECOMMENDED LAND PATTERN



**BOTTOM VIEW** 

#### NOTE:

 ALL DIMENSIONS ARE IN MILLIMETERS.
LEAD COPLANARITY SHALL BE 0.10 MILLIMETERS MAX.
REFERENCEIS MO-303.
DRAWING IS NOT TO SCALE.

## CARRIER INFORMATION



| Part Number               | Package<br>Description | Quantity/<br>Reel | Quantity/<br>Tube | Quantity/<br>Tray | Reel<br>Diameter | Carrier<br>Tape<br>Width | Carrier<br>Tape<br>Pitch |
|---------------------------|------------------------|-------------------|-------------------|-------------------|------------------|--------------------------|--------------------------|
| MPQ86960-<br>AGMJT-AEC1-Z | LGA-38<br>(5mmx6mm)    | 5000              | N/A               | N/A               | 13in             | 12mm                     | 8mm                      |

## **REVISION HISTORY**

| Revision # | <b>Revision Date</b> | Description     | Pages Updated |
|------------|----------------------|-----------------|---------------|
| 1.0        | 6/6/2024             | Initial Release | -             |

**Notice:** The information in this document is subject to change without notice. Please contact MPS for current specifications. Users should warrant and guarantee that third-party Intellectual Property rights are not infringed upon when integrating MPS products into any application. MPS will not assume any legal responsibility for any said applications.